
in
By Dr. Sebastian Fahlbusch, Manager - Power Product Application Competence Center
in
By Zhe Yu, Senior Power Application Engineer

Silicon Carbide (SiC) MOSFETs bring many advantages to high power electronics applications like charging stations, uninterruptible power supplies (UPS), solar photovoltaic (PV), motor drives, and battery energy storage systems (BESS). Furthermore, they can be used in various electric vehicle (EV) applications including on-board chargers (OBC), DC-DC converters, inverters and HVAC systems.

The broad range of use-cases can make it difficult for engineers to interpret which datasheet parameters have the most impact on power losses, system efficiency and device junction temperature in their designs. This understanding is required so they can compare and contrast the performance of devices from different manufacturers in order to determine which is best for their application. Nexperia recently introduced its first 1200 V silicon carbide (SiC) MOSFET the NSF040120L4A0 - and in this whitepaper, it explores essential datasheet parameters for this device type. Additionally, to demonstrate the class-leading features of this SiC MOSFET, this paper then describes a methodology for using these essential datasheet parameters to estimate device performance in a widely-used bidirectional DC-DC-converter topology.


Figure 1: SiC MOSFETs can be employed in a diverse range of applications

While there are many potential applications for SiC MOSFETs, these devices are typically employed in a small number of sub-circuit topologies like the boost converter, the threephase inverter and the galvanically isolated DC-DC converter. A common feature of these topologies is that they each feature a basic cell structure comprising either an inductor, a switching transistor and diode, or else an inductor and two switching transistors as shown in the following figure. This allows the behavior of more complex to be deduced, because they obey the same principles. Hence, for all topologies the same relevant datasheet parameters apply and can be used to determine device performance in an application. It is important to note, however, that individual applications place different weightings on each parameter as discussed in the following sections.


Figure 2: The boost converter, the three-phase inverter and the galvanically isolated DC-DC converter all feature a common basic cell

Table 1 summarizes the essential datasheet parameters for determining device performance. These include on-resistance $\left(\mathrm{R}_{\mathrm{DS}(0 \mathrm{on}}\right)$, total gate charge $\left(\mathrm{Q}_{\mathrm{C}}\right)$, gate-charge ratio ( $\mathrm{Q}_{\mathrm{CD} / \mathrm{Qcs}}$ ), threshold voltage ( $\mathrm{V}_{\text {GSth }}$ ), switching energies ( $\mathrm{E}_{\text {on }}$ and $\mathrm{E}_{\text {off }}$ ) as well as thermal resistance ( $R^{\text {th }}$ ) and thermal impedance $\left(Z_{\text {th }}\right)$.

| Parameter | Has impact on | Influenced by |
| :---: | :---: | :---: |
| $\mathrm{R}_{\text {DS(on) }}$ | Conduction loss | $\mathrm{T}_{\mathrm{j}}, \mathrm{V}_{\text {GSon, }} \mathrm{i}_{\mathrm{D}}$ |
| $\mathrm{Q}_{\mathrm{G}}$ | Drive loss, delay times | $V_{\text {CSon }}, V_{\text {GSoff }} \mathrm{i}_{\mathrm{D}}$ |
| $\mathrm{Q}_{\text {GO }} / \mathrm{Q}_{\text {GS }}$ | Switching stability | $i_{D}, V_{D S}$ |
| $\mathrm{V}_{\text {GSth }}$ | Delay time, safety margin $\mathrm{V}_{\text {GSoff }}$ | $\mathrm{T}_{\mathrm{j}}, \mathrm{V}_{\text {DS }}$ (implicitly) |
| $E_{\text {on }}$ \& $E_{\text {off }}$ | Switching loss | $\mathrm{T}_{\mathrm{j}}, \mathrm{V}_{\text {GSon' }}, \mathrm{V}_{\text {CSoff, }} \mathrm{R}_{\mathrm{G}}, \mathrm{V}_{\text {DC, }}, \mathrm{I}_{\text {Load }}$ |
| $\mathrm{R}_{\mathrm{th}(-\mathrm{c})} \& \mathrm{Z}_{\mathrm{th}(-\mathrm{c})}$ | $\mathrm{T}_{\mathrm{j}}$ |  |

Table 1: Critical SiC MOSFET device parameters for power electronics applications

## Conduction performance

The value of $\mathrm{R}_{\text {DS(on) }}$ impacts the conduction losses in a SiC MOSFET during its on-state and is influenced by several factors. $\mathrm{R}_{\text {DS(on) }}$ describes the residual on-resistance of a static device that is fully turned on and Nexperia describes this parameter under 'output characteristics' in the datasheet for the NSF040120L4A0, as shown in the following figure. $\mathrm{R}_{\mathrm{DS}(\text { on })}$ is the gradient (slope) of the current-voltage (IV) curve at the operating current for an application, with steeper curves indicating lower on-resistance. $\mathrm{R}_{\mathrm{DS}(o n)}$ is not a constant parameter because it changes in response to variations in gate-source voltage ( $\mathrm{V}_{\mathrm{GS}}$ ), drain current ( $\mathrm{I}_{\mathrm{D}}$ ) and temperature. $\mathrm{R}_{\mathrm{DS}(0 n)}$, has a distinct positive temperature coefficient characteristic meaning its value is higher at elevated temperatures. The datasheet graphs shown in Figure 3 provide all of the information a designer requires to calculate the gradient of the IV curve and extract the value of $\mathrm{R}_{\mathrm{DS}(0 n)}$ at the operating point of their application.


Fig 1. Output characteristics: drain current as a function of drainsource voltage; typical values


Fig 2. Output characteristics: drain current as a function of drainsource voltage; typical values

Fig 4. Drain-source on-state resistance as a function of junction temperature; typical values


Fig 6. Drain-source on-state resistance as a function of drain current; typical values

Figure 3 Datasheet Figs. 1, 2, 4 and 6 in Nexperia's SiC MOSFET datasheet describe influences on $\mathrm{R}_{\text {DS(on) }}$

## Switching performance

Besides $\mathrm{R}_{\mathrm{DS}(0 n)}$ the dynamic switching performance of MOSFETs is crucial to achieve maximum performance in switching applications. Threshold voltage $\mathrm{V}_{\text {Gsthn }}$, gate charge $Q_{G}$, gate charge ratio $Q_{C D} / Q_{C S}$ and switching energies $E_{\text {on }} \& E_{\text {off }}$ are relevant parameters specified in the datasheet.

## Switching procedure, threshold voltage and gate charge

Figure 4 shows a simplified illustration of the turn-on process for a SiC MOSFET. The device is initially in the off state ( $\mathrm{V}_{\mathrm{GS}}<\mathrm{V}_{\mathrm{GSth}}$ ) and therefore fully blocks the applied drain-source voltage ( $V_{\text {DS }}$ ) with virtually no current flowing (except for a negligible amount of leakage current).



Fig 9. Gate-source treshold voltage as a function of junction temperature; typical values


Fig 12. Gate-source voltage as a function of gate charge; typical values

| Dynamic characteristics |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Q}_{\text {G(tot) }}$ | Total gate charge | $\begin{gathered} V_{D D}=800 \mathrm{~V} ; \mathrm{I}_{\mathrm{D}}=40 \mathrm{~A} ; \mathrm{V}_{G S}=-5 /+15 \mathrm{~V} ; \\ \mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C} \end{gathered}$ | 95 | nC |
| Q Gs | gate-source charge |  | 40 | nC |
| $\mathrm{Q}_{\text {GD }}$ | gate-drain charge |  | 30 | nC |

Figure 4 Datasheet Figs. 9 and 12 show the effect of gate charge and temperature on threshold voltage

## Switching performance

As the gate voltage rises, predominantly the gate-source capacitor ( $C_{G S}$ ) begins to charge until $V_{G S}$ reaches the threshold voltage $\mathrm{V}_{\text {GSth, }}$, initiating current commutation that results in a significant increase in the drain current. As current flow increases, the gate-source voltage continues to rise while the full blocking voltage is still present across the drainsource terminals of the device, until current commutation is complete. Then the device conducts the full current and the gate voltage reaches a value called the 'plateau'. At this point, $\mathrm{C}_{\mathrm{GS}}$ is almost fully charged and the gate-drain $\mathrm{C}_{\mathrm{GD}}$ capacitance begins to discharge leading to the simultaneous decrease of the drain-source voltage $\mathrm{V}_{\text {DS }}$. Note that for simplicity, reverse recovery and capacitive charging effects are neglected. Unlike in silicon power transistors, where the $\mathrm{V}_{\text {GS }}$ plateau is almost flat, SiC MOSFETs gate plateau shows a distinct $\mathrm{V}_{\text {Gs }}$ ramp during voltage commutation.

The SiC MOSFET's short-channel effect, causes a $\mathrm{V}_{\text {D }}$ dependent threshold voltage meaning the voltage across the gate-source capacitor must continue to be charged (albeit only by a small amount) to compensate. Despite this, while drainsource discharging is taking place, most of the gate charge is still being delivered to $\mathrm{Q}_{\mathrm{CD}}$. After voltage commutation, the gate is further charged in order to reach the target value of $\mathrm{R}_{\mathrm{DS}(0 n)}$ as shown previously. The total amount of charge which must be delivered by the gate driver is:

$$
\mathrm{Q}_{\mathrm{G}(\text { tot })}>\mathrm{Q}_{\mathrm{GS}}+\mathrm{Q}_{\mathrm{GD}}
$$

and therefore higher than the simple sum of $Q_{G S}$ and $Q_{G D}$.
These parameters are application-dependent, including the on- and off-state voltage levels, the operating current, the drain-source voltage and also the threshold voltage (which is affected by the junction temperature). The gate charge components can be extracted from datasheet Fig. 12 and the table of dynamic characteristics. Datasheet Fig. 9 shows how the threshold voltage of a SiC MOSFET gradually declines as junction temperature rises. This information is included in the datasheet to provide additional information for designers to ensure safe operation under all application conditions.

## Switching energies - Eon and Eoff

During turn-on and turn-off switching transitions, the simultaneous occurrence of drain-source current and the drain-source voltage results in the so-called switching energy losses $\mathrm{E}_{\text {on }}$ and $\mathrm{E}_{\text {off }}$ Usually, both switching energy losses are determined by measuring $\mathrm{V}_{\text {DS }}$ and $\mathrm{I}_{\mathrm{D}}$ and by subsequent integration of the instantaneous power (product of $\mathrm{V}_{\mathrm{DS}}$ and $\mathrm{I}_{\mathrm{D}}$ ) as shown in Figure 5.

$$
\begin{array}{cc}
E_{\mathrm{ON}}=\int_{t_{\mathrm{L} 1}}^{t_{\mathrm{U} 1}} p(t) \mathrm{d} t & E_{\mathrm{OFF}}=\int_{t_{\mathrm{L} 2}}^{t_{\mathrm{U} 2}} p(t) \mathrm{d} t \\
=\int_{t_{\mathrm{L} 1}}^{t_{\mathrm{U} 1}} V_{\mathrm{DS}}(t) \cdot I_{\mathrm{D}}(t) \mathrm{d} t & =\int_{t_{\mathrm{L} 2}}^{t_{\mathrm{U} 2}} V_{\mathrm{DS}}(t) \cdot I_{\mathrm{D}}(t) \mathrm{d} t
\end{array}
$$

The integral limits are defined as $10 \%$ of the current and $10 \%$ of $\mathrm{V}_{\mathrm{DS}}$ for lower and upper limit for $\mathrm{E}_{\text {on }}$ and vice versa for $\mathrm{E}_{\text {off }}$ (represented by the shaded area in the figure below).


Figure 5 Definition of switching losses and switching times

Switching energies ( $\mathrm{E}_{\text {on }}$ and $\mathrm{E}_{\text {off }}$ ) are measured by Nexperia in the laboratory and are illustrated in datasheet Fig. 13 as a function of junction temperature. These energies are also represented as a function of the drain current in datasheet Fig.14. Switching losses and their duration, as a function of external gate resistance are shown in datasheet Fig. 15 and Fig. 16 respectively.


Fig 13. Switching loss as a function of junction temperature; typical values


Fig 15. Switching loss as a function of $\mathrm{R}_{\text {C(ext) }}$; typical values


Fig 16. Switching times as a function of $\mathrm{R}_{\mathrm{G}(\mathrm{ex})}$; typical values

[^0]Gate charge ratio $\left(Q_{G D} / Q_{G S}\right)$
The gate charge ratio is a crucial indicator of the degree to which a device is protected against self turn-on (also called Miller turn-on) as illustrated in Figure 7. During freewheeling operation of the body diode in one SiC MOSFET, and turn-on of the opposite SiC MOSFET, $C_{G D}$ and $C_{D S}$ of the freewheeling device are charged. This process can lead to safety concerns associated with unwanted self turn-on, a situation that can arise if the charge stored in the gate-drain capacitance $\left(Q_{C D}\right)$ exceeds that stored in the gate-source capacitance $\left(Q_{G S}\right)$, in combination with the impedance path to the gate driver being too high. To avoid the need to include additional safety measures (protecting against this phenomenon) designers should select a SiC MOSFET in which:

$$
\mathrm{Q}_{G D)}<\mathrm{Q}_{\mathrm{GS}}
$$

Nexperia's NSF040120L4A0 is fabricated to ensure that $\mathrm{Q}_{G D}<\mathrm{Q}_{\mathrm{CS}}$ by design and therefore it does not require additional safety measures to protect against self-turn on.


Figure 7 Illustration of Miller turn-on phenomenon

Thermal resistance $-\mathrm{R}_{\mathrm{th}(j-c)}$ and thermal impedance $\mathrm{Z}_{\mathrm{th}(\mathrm{j}-\mathrm{c})}$ Besides conduction and thermal performance, thermal performance is another crucial device metric and is expressed by thermal impedance $Z_{\text {th(j-c) }}$ and steady-state thermal resistance $R_{\text {th(i-c) }}$ to quantify operating losses. Both are needed to determine device junction temperature during normal operation and can be extracted using datasheet Fig. 20 which shows the transient thermal impedance. In most power electronics applications, a switching device cycles between an on and off state according to the applied duty cycle and this causes the device to periodically heat up and cool down. This results in an 'average' device operating temperature that depends on the thermal resistance, $\mathrm{R}_{\text {th(j-c) }}$ (the thermal resistance from device junction-to-case which is shown under thermal characteristics in the datasheet) and the pulse duration (dashed line in Figure 8). However, due to the nature of switching operation, the actual instantaneous junction temperature cycles around this average value and the magnitude of the ripple depend on the duty cycle as well as the pulse frequency which both influence the transient thermal impedance $Z_{\text {th(j-c) }}$. By analyzing the thermal performance, designers can determine operating temperature boundaries and the effect that these temperatures could have over the lifetime of a device.



Fig. 20. Transient thermal impedance from junction to case
as a function of pulse duration; typical values
Thermal characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{R}_{\mathrm{th(0-c)}}$ | Thermal resistance <br> from junction to case |  | - | 0.68 | 0.82 | $\mathrm{~K} / \mathrm{W}$ |

Figure 8 Datasheet Fig. 20 shows device thermal characteristics

## Using datasheet parameters for design-in decisions in applications

Before making a design-in decision for a SiC MOSFET for an application, it is important to estimate the power losses in the device and its junction temperature during operation. However, the estimation is not straightforward due to the mutual interaction between electrical properties and junction temperature.


Figure 9 Iterative calculation flow for estimating power losses and junction temperature

As shown in Figure 9, the conduction and switching losses are dependent on the junction temperature. Simultaneously, the junction temperature is affected by the total losses in the SiC MOSFET. The power losses and junction temperature must therefore be determined by repetitive iteration of the calculation until steady state. Bearing this in mind, the following design example shows how to estimate the power losses and junction temperature of NSF040120L4A0 in a bidirectional buck converter application with the design specifications shown below.


Figure 10 Design specifications for a bidirectional buck converter

## Step 1: Conduction losses

To calculate conduction losses $\left(P_{c}\right)$ for $I_{\text {out }}=30 \mathrm{~A}$, the first step is to identify the temperature dependency of $R_{D S(o n)}$ using the information provided in datasheet Fig. 4. Since only the values for $I_{\text {out }}=20 \mathrm{~A}$ and $I_{\text {out }}=40 \mathrm{~A}$ are shown in this graph, it is necessary to perform linear interpolation between these values as shown below. This allows the value of $\mathrm{R}_{\mathrm{DS}(\text { (on) }}$ to be calculated for a specific drain current and junction temperature. Then, to determine conduction losses this must then be multiplied by the square of the root-mean-square (RMS) value for drain-source current ( $\left.\mathrm{I}_{\mathrm{Ds}, \mathrm{rms}}\right)$.

## Step 2: Switching losses

The definitions of switching losses and switching times are shown in Figure 11. In order to calculate switching losses, it is first necessary to select a reasonable external gate resistance $\mathrm{R}_{\mathrm{G}(\mathrm{ext})}$, which obeys the following conditions to satisfy EMC requirements:

- $\mathrm{dV} / \mathrm{dt}=50 \mathrm{~V} / \mathrm{ns}$
- $\Delta V_{D S}=80 \% * V D C=640 \mathrm{~V}$ (rise and fall times are calculated between $10 \%$ and $90 \%$ of VDC)

It can be observed from Fig. 16 in the datasheet that the fall time $t_{f}$ is always shorter than $t_{r}$, which means that $\mathrm{dV} / \mathrm{dt}$ during turn-off is higher than the slope during turn-on by using the same $\mathrm{R}_{\text {(1ext) }}$. Hence, to fulfil the $\mathrm{dV} / \mathrm{dt}$ requirement, we only need to make sure $\mathrm{dV} / \mathrm{dt}=\Delta \mathrm{V}_{\mathrm{DS}} / \mathrm{t}_{\mathrm{f}}<=50 \mathrm{~V} / \mathrm{ns} \rightarrow \mathrm{t}_{\mathrm{f}}>=12.8 \mathrm{~ns}$.

Taking the trade-off between efficiency and EMC into consideration, $\mathrm{R}_{\mathrm{C}(\mathrm{ext})}=10 \Omega$ is adequate in this case, as shown in Figure 11.


Figure 11 Extracting current and temperature dependency of $\mathrm{R}_{\text {DS(on) }}$ and calculating conduction losses


Fig 16. Switching times as a function of $\mathrm{R}_{\mathrm{G}(\mathrm{ext)}}$; typical values
Figure 12 Datasheet Fig. 16 shows how switching times are impacted by the value of external gate resistance

After determining the value of $\mathrm{R}_{\mathrm{G}(\mathrm{ext})}$, the temperature dependency of the switching losses at a given operating point can be deduced from the information provided by the Figs. 13, 14 and 15 in the datasheet as shown below.

It is important to note that the below calculations are based on the assumption that the load current ripple ( $\Delta I_{\text {I }}$ ) is negligible. If this is not the case, then the calculations for conduction and switching losses must be modified as shown in Figure 14.


[^1]

Thermal characteristics

|  |  | $\Delta \mathrm{I}_{\mathrm{L}}$ negligible | $\left.\Delta\right\|_{\text {L }}$ not negligible |
| :---: | :---: | :---: | :---: |
| Conduction losses | ${ }^{\text {DS1, rms }}$ | $\sqrt{\text { D }} \cdot \mathrm{I}_{\text {OUt }}$ | $\sqrt{\text { D }} \cdot \sqrt{I_{\text {OUT }}{ }^{2}+\frac{\Delta I_{L}^{2}}{3}}$ |
|  | ${ }^{\text {DS } 2, ~ r m s ~}$ | $\sqrt{(1-\mathrm{D})} \cdot \mathrm{I}_{\text {OUT }}$ | $\sqrt{(1-\mathrm{D})} \cdot \sqrt{\mathrm{I}_{\mathrm{OUT}}{ }^{2} \frac{\Delta_{\mathrm{L}}^{2}}{3}}$ |
| Switching losses | $\mathrm{i}_{\text {DS }}$ at turn-on | Iout | $\mathrm{I}_{\text {OUT }}-\Delta \mathrm{I}_{\text {L }}$ |
|  | $\mathrm{i}_{\text {DS }}$ at turn-off | Iout | $\mathrm{I}_{\text {OUT }}+\Delta \mathrm{I}_{\mathrm{L}}$ |

Figure 14 Equations for calculating conduction and switching losses

## Conclusion

The ever increasing number of applications for SiC MOSFETs can make it difficult for engineers to interpret which datasheet parameters have the greatest impact on power losses, system efficiency and device junction temperature in their circuits. This knowledge is required in order to compare and contrast the performance of devices from different manufacturers and determine which is best for a specific application. In this white paper, Nexperia explored critical datasheet parameters for its recently introduced NSF040120L4A0 SiC MOSFET and demonstrated how these parameters can be applied to support design-in decisions for a widely used bidirectional DC-DC buck converter application. It also demonstrated how to estimate the junction temperature and power losses of power semiconductor devices using datasheet information.

## About Nexperia

Headquartered in the Netherlands, Nexperia is a global semiconductor company with a rich European history and over 14,000 employees across Europe, Asia, and the United States. As a leading expert in the development and production of essential semiconductors, Nexperia's components enable the basic functionality of virtually every electronic design in the world - from automotive and industrial to mobile and consumer applications.

The company serves a global customer base, shipping more than 100 billion products annually. These products are recognized as benchmarks in efficiency - in process, size, power and performance. Nexperia's commitment to innovation, efficiency and stringent industry requirements are evident in its extensive IP portfolio, its expanding product range and its certification to IATF 16949, ISO 9001, ISO 14001 and ISO 45001 standards.

Find your regional sales office here
© 2024 Nexperia B.V.
All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release:
May 2024


[^0]:    Figure 6 Datasheet Figs. 13, 14, 15 and 16 show information about switching energies

[^1]:    Figure 13 Datasheet Figs. 13,14 and 15 can be used to calculate switching losses

