

N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET inLFPAK56 using NextPower-S3 Schottky-Plus technology25 September 2019Product data sheet

### 1. General description

180 A, logic level gate drive N-channel enhancement mode MOSFET in 175 °C LFPAK56 package using advanced TrenchMOS Superjunction technology. This product has been designed and qualified for high performance power switching applications.

### 2. Features and benefits

- 180 A continuous I<sub>D(max)</sub> rating
- Avalanche rated, 100% tested at I<sub>AS</sub> = 160 A
- Strong SOA (linear-mode) rating
- · NextPower-S3 technology delivers 'superfast switching with soft body-diode recovery'
- Low  $Q_{rr}$ ,  $Q_G$  and  $Q_{GD}$  for high system efficiency and low EMI designs
- Schottky-Plus body-diode with low V<sub>SD</sub>, low Q<sub>rr</sub>, soft recovery and low I<sub>DSS</sub> leakage
- Optimised for 4.5 V gate drive utilising NextPower-S3 Superjunction technology
- High reliability LFPAK (Power SO8) package, with copper-clip and solder die attach, qualified to 175 °C
- Exposed leads can be wave soldered, visual solder joint inspection and high quality solder joints
- Low parasitic inductance and resistance

### 3. Applications

- High-performance synchronous rectification
- DC-to-DC converters
- Brushless DC motor control
- Battery protection
- Load-switch and eFuse
- Inrush management, hotswap

### 4. Quick reference data

#### Table 1. Quick reference data

| Symbol            | Parameter                        | Conditions                                                                         |     | Min | Тур | Мах | Unit |
|-------------------|----------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|-----|------|
| V <sub>DS</sub>   | drain-source voltage             | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                                    |     | -   | -   | 40  | V    |
| I <sub>D</sub>    | drain current                    | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                     | [1] | -   | -   | 180 | А    |
| P <sub>tot</sub>  | total power dissipation          | T <sub>mb</sub> = 25 °C; <u>Fig. 1</u>                                             |     | -   | -   | 166 | W    |
| Tj                | junction temperature             |                                                                                    |     | -55 | -   | 175 | °C   |
| Static chara      | octeristics                      |                                                                                    |     |     |     |     |      |
| R <sub>DSon</sub> | drain-source on-state resistance | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 25 °C;<br>Fig. 10  |     | -   | 1.8 | 2.1 | mΩ   |
|                   |                                  | V <sub>GS</sub> = 4.5 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 25 °C;<br>Fig. 10 |     | -   | 2.3 | 2.7 | mΩ   |



N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus

|                         |                   |                                                                      |  |     |     | lech | inology |
|-------------------------|-------------------|----------------------------------------------------------------------|--|-----|-----|------|---------|
| Symbol                  | Parameter         | Conditions                                                           |  | Min | Тур | Max  | Unit    |
| Dynamic characteristics |                   |                                                                      |  |     |     |      |         |
| Q <sub>GD</sub>         | gate-drain charge | $I_D = 25 \text{ A}; V_{DS} = 20 \text{ V}; V_{GS} = 4.5 \text{ V};$ |  | 2.2 | 7.3 | 15   | nC      |
| Q <sub>G(tot)</sub>     | total gate charge | Fig. 12; Fig. 13                                                     |  | 20  | 30  | 42   | nC      |

[1] 180A Continuous current has been successfully demonstrated during application tests. Practically the current will be limited by PCB, thermal design and operating temperature.

### 5. Pinning information

| Pin | Symbol | Description                       | Simplified outline              | Graphic symbol |   |       |
|-----|--------|-----------------------------------|---------------------------------|----------------|---|-------|
| 1   | S      | source                            | mb                              | D              |   |       |
| 2   | S      | source                            |                                 |                |   |       |
| 3   | S      | source                            | a                               | a              | a | G ( G |
| 4   | G      | gate                              |                                 | mbb076 S       |   |       |
| mb  | D      | mounting base; connected to drain | LFPAK56; Power-<br>SO8 (SOT669) |                |   |       |

### 6. Ordering information

| Table 3. Ordering information |                       |                                                            |         |  |  |  |  |
|-------------------------------|-----------------------|------------------------------------------------------------|---------|--|--|--|--|
| Type number                   | Package               | age                                                        |         |  |  |  |  |
|                               | Name                  | Description                                                | Version |  |  |  |  |
| PSMN2R0-40YLD                 | LFPAK56;<br>Power-SO8 | plastic, single-ended surface-mounted package; 4 terminals | SOT669  |  |  |  |  |

### 7. Marking

| Table 4. Marking codes |              |  |  |  |  |
|------------------------|--------------|--|--|--|--|
| Type number            | Marking code |  |  |  |  |
| PSMN2R0-40YLD          | 2D0L40Y      |  |  |  |  |

### 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                    | Conditions                                                                               |     | Min | Max | Unit |
|------------------|------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>DS</sub>  | drain-source voltage         | 25 °C ≤ T <sub>j</sub> ≤ 175 °C                                                          |     | -   | 40  | V    |
| V <sub>DSM</sub> | peak drain-source<br>voltage | $t_p \le 20 \text{ ns}; f \le 500 \text{ kHz}; E_{DS(AL)} \le 200 \text{ nJ};$<br>pulsed |     | -   | 45  | V    |
| V <sub>DGR</sub> | drain-gate voltage           | 25 °C ≤ $T_j$ ≤ 175 °C; $R_{GS}$ = 20 kΩ                                                 |     | -   | 40  | V    |
| V <sub>GS</sub>  | gate-source voltage          |                                                                                          |     | -20 | 20  | V    |
| P <sub>tot</sub> | total power dissipation      | T <sub>mb</sub> = 25 °C; <u>Fig. 1</u>                                                   |     | -   | 166 | W    |
| I <sub>D</sub>   | drain current                | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 25 °C; <u>Fig. 2</u>                           | [1] | -   | 180 | А    |
|                  |                              | V <sub>GS</sub> = 10 V; T <sub>mb</sub> = 100 °C; <u>Fig. 2</u>                          |     | -   | 143 | А    |
| I <sub>DM</sub>  | peak drain current           | pulsed; $t_p \le 10 \ \mu s$ ; $T_{mb} = 25 \ ^{\circ}C$ ; Fig. 3                        |     | -   | 807 | А    |

### N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus

|                      |                                     |                                                                                                                                                                                                                         |     |     | te  | chnolog |
|----------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---------|
| Symbol               | Parameter                           | Conditions                                                                                                                                                                                                              |     | Min | Max | Unit    |
| T <sub>stg</sub>     | storage temperature                 |                                                                                                                                                                                                                         |     | -55 | 175 | °C      |
| Tj                   | junction temperature                |                                                                                                                                                                                                                         |     | -55 | 175 | °C      |
| T <sub>sld(M)</sub>  | peak soldering<br>temperature       |                                                                                                                                                                                                                         |     | -   | 260 | °C      |
| Source-drain         | n diode                             |                                                                                                                                                                                                                         |     |     |     |         |
| I <sub>S</sub>       | source current                      | T <sub>mb</sub> = 25 °C                                                                                                                                                                                                 |     | -   | 166 | А       |
| I <sub>SM</sub>      | peak source current                 | pulsed; t <sub>p</sub> ≤ 10 µs; T <sub>mb</sub> = 25 °C                                                                                                                                                                 |     | -   | 807 | А       |
| Avalanche ru         | uggedness                           |                                                                                                                                                                                                                         |     |     |     |         |
| E <sub>DS(AL)S</sub> |                                     | $ \begin{split} &I_D = 53.5 \text{ A}; \ &V_{sup} \leq \ 40 \text{ V}; \ &R_{GS} = 50 \ \Omega; \\ &V_{GS} = 10 \text{ V}; \ &T_{j(init)} = 25 \ ^\circ\text{C}; \ unclamped; \\ &t_p = 182 \ \mu\text{s} \end{split} $ | [2] | -   | 253 | mJ      |
|                      |                                     | $ \begin{split} &I_{D} = 25 \text{ A};  V_{sup} \leq \ 40 \text{ V};  R_{GS} = 50 \ \Omega; \\ &V_{GS} = 10 \text{ V};  T_{j(init)} = 25 \ ^{\circ}\text{C};  unclamped; \\ &t_{p} = 937 \ \mu\text{s} \end{split} $    | [2] | -   | 609 | mJ      |
| I <sub>AS</sub>      | non-repetitive avalanche<br>current | $V_{sup} \le 40 \text{ V}; V_{GS} = 10 \text{ V}; T_{j(init)} = 25 \text{ °C}; R_{GS} = 50 \Omega$                                                                                                                      | [2] | -   | 160 | A       |

[1] 180A Continuous current has been successfully demonstrated during application tests. Practically the current will be limited by PCB, thermal design and operating temperature.

[2] Protected by 100% test



# N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology



### 9. Thermal characteristics

| Symbol                | Parameter                                         | Conditions    | Min | Тур | Max | Unit |
|-----------------------|---------------------------------------------------|---------------|-----|-----|-----|------|
| R <sub>th(j-mb)</sub> | thermal resistance from junction to mounting base | <u>Fig. 4</u> | -   | 0.8 | 0.9 | K/W  |
| R <sub>th(j-a)</sub>  | thermal resistance from                           | Fig. 5        | -   | 42  | -   | K/W  |
|                       | junction to ambient                               | Fig. 6        | -   | 85  | -   | K/W  |



N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology





70 µm thick copper on FR4 board

Fig. 6. PCB layout with minimum footprint for thermal resistance from junction to ambient

### **10. Characteristics**

| Symbol                                | Parameter                                                             | Conditions                                                                                | Min  | Тур   | Max  | Unit |
|---------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|------|
| Static charac                         | teristics                                                             |                                                                                           |      |       |      |      |
| V <sub>(BR)DSS</sub>                  | drain-source                                                          | I <sub>D</sub> = 250 μA; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 25 °C                    | 40   | -     | -    | V    |
|                                       | breakdown voltage                                                     | I <sub>D</sub> = 250 μA; V <sub>GS</sub> = 0 V; T <sub>j</sub> = -55 °C                   | 36   | -     | -    | V    |
| V <sub>GS(th)</sub>                   | gate-source threshold voltage                                         | I <sub>D</sub> = 1 mA; V <sub>DS</sub> =V <sub>GS</sub> ; T <sub>j</sub> = 25 °C          | 1.35 | 1.73  | 2.05 | V    |
| $\Delta V_{GS(th)} / \Delta T$        | gate-source threshold<br>voltage variation with<br>temperature        | 25 °C ≤ T <sub>j</sub> ≤ 150 °C                                                           | -    | -4.3  | -    | mV/K |
| I <sub>DSS</sub>                      | drain leakage current                                                 | V <sub>DS</sub> = 32 V; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 25 °C                     | -    | 0.007 | 1    | μA   |
|                                       |                                                                       | V <sub>DS</sub> = 32 V; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 125 °C                    | -    | 2     | -    | μA   |
| I <sub>GSS</sub> gate leakage current | V <sub>GS</sub> = 16 V; V <sub>DS</sub> = 0 V; T <sub>j</sub> = 25 °C | -                                                                                         | 2    | 100   | nA   |      |
|                                       |                                                                       | V <sub>GS</sub> = -16 V; V <sub>DS</sub> = 0 V; T <sub>j</sub> = 25 °C                    | -    | 2     | 100  | nA   |
| R <sub>DSon</sub>                     | drain-source on-state resistance                                      | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 25 °C;<br>Fig. 10         | -    | 1.8   | 2.1  | mΩ   |
|                                       |                                                                       | V <sub>GS</sub> = 10 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 175 °C;<br><u>Fig. 11</u> | -    | -     | 4.1  | mΩ   |
|                                       |                                                                       | V <sub>GS</sub> = 4.5 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 25 °C;<br>Fig. 10        | -    | 2.3   | 2.7  | mΩ   |
|                                       |                                                                       | V <sub>GS</sub> = 4.5 V; I <sub>D</sub> = 25 A; T <sub>j</sub> = 175 °C;<br>Fig. 11       | -    | -     | 5.2  | mΩ   |
| R <sub>G</sub>                        | gate resistance                                                       | f = 1 MHz; T <sub>j</sub> = 25 °C                                                         | 0.3  | 0.8   | 2    | Ω    |
| Dynamic cha                           | racteristics                                                          |                                                                                           |      |       |      |      |
| Q <sub>G(tot)</sub>                   | total gate charge                                                     | $I_D = 25 \text{ A}; V_{DS} = 20 \text{ V}; V_{GS} = 4.5 \text{ V};$<br>Fig. 12; Fig. 13  | 20   | 30    | 42   | nC   |
|                                       |                                                                       | $I_D$ = 25 A; $V_{DS}$ = 20 V; $V_{GS}$ = 10 V;<br>Fig. 12; Fig. 13                       | 43   | 66    | 92   | nC   |
|                                       |                                                                       | I <sub>D</sub> = 0 A; V <sub>DS</sub> = 0 V; V <sub>GS</sub> = 10 V                       | -    | 35    | -    | nC   |

PSMN2R0-40YLD

| MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus | N-channel 40 V, 2.1 mΩ, 180 A logic level |
|----------------------------------------------------|-------------------------------------------|
| technology                                         |                                           |

|                        |                                       | 1                                                                                                            |  |      |      | tec  | hnolo |
|------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|--|------|------|------|-------|
| Symbol                 | Parameter                             | Conditions                                                                                                   |  | Min  | Тур  | Мах  | Unit  |
| Q <sub>GS</sub>        | gate-source charge                    | $I_D$ = 25 A; $V_{DS}$ = 20 V; $V_{GS}$ = 4.5 V;                                                             |  | 6.6  | 11   | 17   | nC    |
| Q <sub>GS(th)</sub>    | pre-threshold gate-<br>source charge  | <sup>−</sup> <u>Fig. 12; Fig. 13</u>                                                                         |  | 4.1  | 6.9  | 10.4 | nC    |
| Q <sub>GS(th-pl)</sub> | post-threshold gate-<br>source charge |                                                                                                              |  | 2.5  | 4.1  | 6    | nC    |
| Q <sub>GD</sub>        | gate-drain charge                     |                                                                                                              |  | 2.2  | 7.3  | 15   | nC    |
| V <sub>GS(pl)</sub>    | gate-source plateau<br>voltage        | I <sub>D</sub> = 25 A; V <sub>DS</sub> = 20 V; <u>Fig. 12; Fig. 13</u>                                       |  | -    | 2.7  | -    | V     |
| C <sub>iss</sub>       | input capacitance                     | V <sub>DS</sub> = 20 V; V <sub>GS</sub> = 0 V; f = 1 MHz;                                                    |  | 3056 | 4701 | 6581 | pF    |
| C <sub>oss</sub>       | output capacitance                    | T <sub>j</sub> = 25 °C; <u>Fig. 14</u>                                                                       |  | 680  | 1047 | 1466 | pF    |
| C <sub>rss</sub>       | reverse transfer capacitance          | -                                                                                                            |  | 54   | 181  | 398  | pF    |
| t <sub>d(on)</sub>     | turn-on delay time                    | $V_{DS}$ = 20 V; R <sub>L</sub> = 0.8 Ω; V <sub>GS</sub> = 10 V;<br>R <sub>G(ext)</sub> = 5 Ω                |  | -    | 26   | -    | ns    |
| t <sub>r</sub>         | rise time                             |                                                                                                              |  | -    | 29   | -    | ns    |
| t <sub>d(off)</sub>    | turn-off delay time                   |                                                                                                              |  | -    | 29   | -    | ns    |
| t <sub>f</sub>         | fall time                             |                                                                                                              |  | -    | 18   | -    | ns    |
| Q <sub>oss</sub>       | output charge                         | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 20 V; f = 1 MHz;<br>T <sub>j</sub> = 25 °C                          |  | -    | 33   | -    | nC    |
| Source-drain           | n diode                               |                                                                                                              |  |      |      |      |       |
| V <sub>SD</sub>        | source-drain voltage                  | I <sub>S</sub> = 25 A; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 25 °C; <u>Fig. 15</u>                         |  | -    | 0.8  | 1    | V     |
| t <sub>rr</sub>        | reverse recovery time                 | $I_{S} = 25 \text{ A}; \text{ dI}_{S}/\text{dt} = -100 \text{ A}/\mu\text{s}; \text{ V}_{GS} = 0 \text{ V};$ |  | -    | 32   | -    | ns    |
| Q <sub>r</sub>         | recovered charge                      | V <sub>DS</sub> = 20 V; <u>Fig. 16</u>                                                                       |  | -    | 27   | -    | nC    |
| t <sub>a</sub>         | reverse recovery rise time            |                                                                                                              |  | -    | 17   | -    | ns    |
| t <sub>b</sub>         | reverse recovery fall time            |                                                                                                              |  | -    | 15   | -    | ns    |
|                        |                                       |                                                                                                              |  |      |      |      |       |

#### [1] includes capacitive recovery



# N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology



# N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology



N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology

### 11. Package outline



N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology

### 12. Soldering





Fig. 19. Wave soldering footprint for LFPAK56; Power-SO8 (SOT669)

PSMN2R0-40YLD

© Nexperia B.V. 2019. All rights reserved

# N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology

### 13. Legal information

#### **Data sheet status**

| Document status [1][2]            | Product<br>status [3] | Definition                                                                                  |
|-----------------------------------|-----------------------|---------------------------------------------------------------------------------------------|
| Objective [short]<br>data sheet   | Development           | This document contains data from<br>the objective specification for<br>product development. |
| Preliminary [short]<br>data sheet | Qualification         | This document contains data from the preliminary specification.                             |
| Product [short]<br>data sheet     | Production            | This document contains the product specification.                                           |

 Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <u>https://www.nexperia.com</u>.

#### Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <u>http://www.nexperia.com/profile/terms</u>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

N-channel 40 V, 2.1 mΩ, 180 A logic level MOSFET in LFPAK56 using NextPower-S3 Schottky-Plus technology

### Contents

| 1.  | General description     | 1  |
|-----|-------------------------|----|
| 2.  | Features and benefits   | 1  |
| 3.  | Applications            | 1  |
| 4.  | Quick reference data    | 1  |
| 5.  | Pinning information     | 2  |
| 6.  | Ordering information    | 2  |
| 7.  | Marking                 | 2  |
| 8.  | Limiting values         | 2  |
| 9.  | Thermal characteristics | 4  |
| 10. | . Characteristics       | 5  |
| 11. | Package outline         | 9  |
| 12. | . Soldering             | 10 |
| 13. | . Legal information     | 12 |
|     |                         |    |

© Nexperia B.V. 2019. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 25 September 2019