Product data sheet

# 1. General description

The HEF4521B consists of a chain of 24 toggle flip-flops with an overriding asynchronous master reset input (MR), and an input circuit that allows three modes of operation. The single inverting stage (A2 to Y2) functions as: a crystal oscillator, an input buffer for an external oscillator or in combination with A1 as an RC oscillator. The crystal oscillator operates in Low-power mode when pins  $V_{\text{SS1}}$  and  $V_{\text{DD1}}$  are supplied via external resistors.

Each flip-flop divides the frequency of the previous flip-flop by two, consequently the HEF4521B counts up to  $2^{24}$  = 16777216. The counting advances on the HIGH-to-LOW transition of the clock (A2). The outputs from each of the last seven stages ( $2^{18}$  to  $2^{24}$ ) are available for additional flexibility.

It operates over a recommended  $V_{DD}$  power supply range of 3 V to 15 V referenced to  $V_{SS}$  (usually ground). Unused inputs must be connected to  $V_{DD}$ ,  $V_{SS}$ , or another input.

#### 2. Features and benefits

- Wide supply voltage range from 3.0 V to 15.0 V
- CMOS low power dissipation
- · High noise immunity
- · Low power crystal oscillator operation
- Fully static operation
- 5 V, 10 V, and 15 V parametric ratings
- Standardized symmetrical output characteristics
- · Complies with JEDEC standard JESD 13-B
- ESD protection:
  - HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Specified from -40 °C to +85 °C

# 3. Ordering information

### Table 1. Ordering information

| Type number | Package           |      |                                                               |          |  |  |  |
|-------------|-------------------|------|---------------------------------------------------------------|----------|--|--|--|
|             | Temperature range | Name | Description                                                   | Version  |  |  |  |
| HEF4521BT   | -40 °C to +85 °C  | SO16 | plastic small outline package; 16 leads;<br>body width 3.9 mm | SOT109-1 |  |  |  |



### 24-stage frequency divider and oscillator

# 4. Functional diagram



## 24-stage frequency divider and oscillator



### 24-stage frequency divider and oscillator

# 5. Pinning information

# 5.1. Pinning



# 5.2. Pin description

Table 2. Pin description

| Symbol                            | Pin                       | Description                    |
|-----------------------------------|---------------------------|--------------------------------|
| MR                                | 2                         | master reset input             |
| V <sub>SS1</sub>                  | 3                         | ground supply voltage 1        |
| V <sub>DD1</sub>                  | 5                         | supply voltage 1               |
| Y1, Y2                            | 7, 4                      | external oscillator connection |
| V <sub>SS</sub>                   | 8                         | ground supply voltage          |
| A1, A2                            | 9, 6                      | external oscillator connection |
| Q18, Q19, Q20, Q21, Q22, Q23, Q24 | 10, 11, 12, 13, 14, 15, 1 | output                         |
| $V_{DD}$                          | 16                        | supply voltage                 |

# 6. Count capacity

**Table 3. Count capacity** 

| -   | Count capacity             |
|-----|----------------------------|
|     | 2 <sup>18</sup> = 262144   |
| Q19 | 2 <sup>19</sup> = 524288   |
| Q20 | 2 <sup>20</sup> = 1048576  |
| Q21 | 2 <sup>21</sup> = 2097152  |
|     | 2 <sup>22</sup> = 4194304  |
| Q23 | 2 <sup>23</sup> = 8388608  |
| Q24 | 2 <sup>24</sup> = 16777216 |

#### 24-stage frequency divider and oscillator

# 7. Functional test

A test function has been included to reduce the test time required to test all 24 counter stages. This test function divides the counter into three 8-stage sections by connecting  $V_{SS1}$  to  $V_{DD}$  and  $V_{DD1}$  to  $V_{SS}$ . 255 counts are loaded into each of the 8-stage sections in parallel via A2 (connected to Y2). All flip-flops are now at a HIGH level. The counter is now returned to the normal 24-stage in series configuration by connecting  $V_{SS1}$  to  $V_{SS}$  and  $V_{DD1}$  to  $V_{DD}$ . Entering one more pulse into input A2 causes the counter to ripple from an all HIGH state to an all LOW state.

**Table 4. Functional test sequence** 

 $H = HIGH \text{ voltage level; } L = LOW \text{ voltage level; } \downarrow = HIGH \text{ to } LOW \text{ transition.}$ 

| Inputs |              | Contr | ol termin        | als              | Outputs    | Remarks                                                                                                                        |
|--------|--------------|-------|------------------|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------|
| MR     | A2           | Y2    | V <sub>SS1</sub> | V <sub>DD1</sub> | Q18 to Q24 |                                                                                                                                |
| Н      | L            | L     | $V_{DD}$         | V <sub>SS</sub>  | L          | Counter is in three 8-stage sections in parallel mode; A2 and Y2 are interconnected (Y2 is now input); counter is reset by MR. |
| L      | [1]          | [1]   | $V_{DD}$         | V <sub>SS</sub>  | Н          |                                                                                                                                |
| L      | L            | L     | V <sub>SS</sub>  | V <sub>SS</sub>  | Н          | V <sub>SS1</sub> is connected to V <sub>SS</sub> .                                                                             |
| L      | Н            | L     | V <sub>SS</sub>  | V <sub>SS</sub>  | Н          | The input A2 is made HIGH.                                                                                                     |
| L      | Н            | L     | V <sub>SS</sub>  | $V_{DD}$         | Н          | $V_{DD1}$ is connected to $V_{DD}$ ; Y2 is now made floating and becomes an output; the device is now in the $2^{24}$ mode.    |
| L      | $\downarrow$ |       | V <sub>SS</sub>  | $V_{DD}$         | L          | Counter ripples from an all HIGH state to an all LOW state.                                                                    |

<sup>[1] 255</sup> pulses are clocked into A2, Y2. The counter advances on the LOW to HIGH transition.

# 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                  | Min  | Max                   | Unit |
|------------------|-------------------------|-------------------------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | supply voltage          |                                                             | -0.5 | +18                   | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 \text{ V or } V_{I} > V_{DD} + 0.5 \text{ V}$ | -    | ±10                   | mA   |
| VI               | input voltage           |                                                             | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>OK</sub>  | output clamping current | $V_{O}$ < -0.5 V or $V_{O}$ > $V_{DD}$ + 0.5 V              | -    | ±10                   | mA   |
| I <sub>I/O</sub> | input/output current    |                                                             | -    | ±10                   | mA   |
| I <sub>DD</sub>  | supply current          | to any supply terminal                                      | -    | ±100                  | mA   |
| T <sub>stg</sub> | storage temperature     |                                                             | -65  | +150                  | °C   |
| T <sub>amb</sub> | ambient temperature     |                                                             | -40  | +85                   | °C   |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> -40 °C to +85 °C                           | -    | 500                   | mW   |
| Р                | power dissipation       | per output                                                  | -    | 100                   | mW   |

### 24-stage frequency divider and oscillator

# 9. Recommended operating conditions

#### Table 6. Recommended operating conditions

| Symbol           | Parameter                           | Conditions             | Min | Тур | Max      | Unit |
|------------------|-------------------------------------|------------------------|-----|-----|----------|------|
| $V_{DD}$         | supply voltage                      |                        | 3   | -   | 15       | V    |
| VI               | input voltage                       |                        | 0   | -   | $V_{DD}$ | V    |
| T <sub>amb</sub> | ambient temperature                 | in free air            | -40 | -   | +85      | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>DD</sub> = 5 V  | -   | -   | 3.75     | μs/V |
|                  |                                     | V <sub>DD</sub> = 10 V | -   | -   | 0.5      | µs/V |
|                  |                                     | V <sub>DD</sub> = 15 V | -   | -   | 0.08     | µs/V |

# 10. Static characteristics

#### **Table 7. Static characteristics**

 $V_{SS} = 0 \ V$ ;  $V_I = V_{SS}$  or  $V_{DD}$  unless otherwise specified.

| Symbol          | Parameter                 | Conditions              | onditions $V_{DD}$ $T_{amb} = 0$ |       | -40 °C | -40 °C   T <sub>amb</sub> = +25 °C |       | T <sub>amb</sub> = | Unit  |    |
|-----------------|---------------------------|-------------------------|----------------------------------|-------|--------|------------------------------------|-------|--------------------|-------|----|
|                 |                           |                         |                                  | Min   | Max    | Min                                | Max   | Min                | Max   |    |
| V <sub>IH</sub> | HIGH-level input voltage  | I <sub>O</sub>   < 1 μΑ | 5 V                              | 3.5   | -      | 3.5                                | -     | 3.5                | -     | V  |
|                 |                           |                         | 10 V                             | 7.0   | -      | 7.0                                | -     | 7.0                | -     | V  |
|                 |                           |                         | 15 V                             | 11.0  | -      | 11.0                               | -     | 11.0               | -     | V  |
| V <sub>IL</sub> | LOW-level input voltage   | I <sub>O</sub>   < 1 μΑ | 5 V                              | -     | 1.5    | -                                  | 1.5   | -                  | 1.5   | V  |
|                 |                           |                         | 10 V                             | -     | 3.0    | -                                  | 3.0   | -                  | 3.0   | V  |
|                 |                           |                         | 15 V                             | -     | 4.0    | -                                  | 4.0   | -                  | 4.0   | V  |
| V <sub>OH</sub> | HIGH-level output voltage | I <sub>O</sub>   < 1 μA | 5 V                              | 4.95  | -      | 4.95                               | -     | 4.95               | -     | V  |
|                 |                           |                         | 10 V                             | 9.95  | -      | 9.95                               | -     | 9.95               | -     | V  |
|                 |                           |                         | 15 V                             | 14.95 | -      | 14.95                              | -     | 14.95              | -     | V  |
| V <sub>OL</sub> | LOW-level output voltage  | I <sub>O</sub>   < 1 μA | 5 V                              | -     | 0.05   | -                                  | 0.05  | -                  | 0.05  | V  |
|                 |                           |                         | 10 V                             | -     | 0.05   | -                                  | 0.05  | -                  | 0.05  | V  |
|                 |                           |                         | 15 V                             | -     | 0.05   | -                                  | 0.05  | -                  | 0.05  | V  |
| I <sub>OH</sub> | HIGH-level output current | V <sub>O</sub> = 2.5 V  | 5 V                              | -     | -1.7   | -                                  | -1.4  | -                  | -1.1  | mA |
|                 |                           | V <sub>O</sub> = 4.6 V  | 5 V                              | -     | -0.52  | -                                  | -0.44 | -                  | -0.36 | mA |
|                 |                           | V <sub>O</sub> = 9.5 V  | 10 V                             | -     | -1.3   | -                                  | -1.1  | -                  | -0.9  | mA |
|                 |                           | V <sub>O</sub> = 13.5 V | 15 V                             | -     | -3.6   | -                                  | -3.0  | -                  | -2.4  | mA |
| I <sub>OL</sub> | LOW-level output current  | V <sub>O</sub> = 0.4 V  | 5 V                              | 0.52  | -      | 0.44                               | -     | 0.36               | -     | mA |
|                 |                           | V <sub>O</sub> = 0.5 V  | 10 V                             | 1.3   | -      | 1.1                                | -     | 0.9                | -     | mA |
|                 |                           | V <sub>O</sub> = 1.5 V  | 15 V                             | 3.6   | -      | 3.0                                | -     | 2.4                | -     | mA |
| I <sub>I</sub>  | input leakage current     |                         | 15 V                             | -     | ±0.3   | -                                  | ±0.3  | -                  | ±1.0  | μΑ |
| I <sub>DD</sub> | supply current            | I <sub>O</sub> = 0 A    | 5 V                              | -     | 20     | -                                  | 20    | -                  | 150   | μΑ |
|                 |                           |                         | 10 V                             | -     | 40     | -                                  | 40    | -                  | 300   | μΑ |
|                 |                           |                         | 15 V                             | -     | 80     | -                                  | 80    | -                  | 600   | μΑ |
| Cı              | input capacitance         |                         | -                                | -     | -      | -                                  | 7.5   | -                  | -     | pF |

### 24-stage frequency divider and oscillator

# 11. Dynamic characteristics

**Table 8. Dynamic characteristics** 

 $V_{SS}$  = 0 V;  $T_{amb}$  = 25 °C unless otherwise specified; for test circuit see Fig. 5.

| Symbol           | Parameter         | Conditions                  | V <sub>DD</sub> | Extrapolation formula[1]            | Min | Тур | Max  | Unit |
|------------------|-------------------|-----------------------------|-----------------|-------------------------------------|-----|-----|------|------|
| t <sub>PHL</sub> | HIGH to LOW       | A2 to Q18;                  | 5 V             | 923 ns + (0.55 ns/pF)C <sub>L</sub> | -   | 950 | 1900 | ns   |
|                  | propagation delay | see Fig. 4                  | 10 V            | 339 ns + (0.23 ns/pF)C <sub>L</sub> | -   | 350 | 700  | ns   |
|                  |                   |                             | 15 V            | 212 ns + (0.16 ns/pF)C <sub>L</sub> | -   | 220 | 440  | ns   |
|                  |                   | Qn to Qn + 1;               | 5 V             | 13 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 40  | 80   | ns   |
|                  |                   | see Fig. 4                  | 10 V            | 4 ns + (0.23 ns/pF)C <sub>L</sub>   | -   | 15  | 30   | ns   |
|                  |                   |                             | 15 V            | 2 ns + (0.16 ns/pF)C <sub>L</sub>   | -   | 10  | 20   | ns   |
|                  |                   | MR to Qn                    | 5 V             | 93 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 120 | 240  | ns   |
|                  |                   |                             | 10 V            | 44 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 55  | 110  | ns   |
|                  |                   |                             | 15 V            | 32 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 40  | 80   | ns   |
|                  |                   | A1 to Y1;                   | 5 V             | 63 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 90  | 180  | ns   |
|                  |                   | see Fig. 4                  | 10 V            | 24 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 35  | 70   | ns   |
|                  |                   |                             | 15 V            | 17 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 25  | 50   | ns   |
| t <sub>PLH</sub> | LOW to HIGH       | A2 to Q18;                  | 5 V             | 923 ns + (0.55 ns/pF)C <sub>L</sub> | -   | 950 | 1900 | ns   |
|                  | propagation delay | see Fig. 4                  | 10 V            | 339 ns + (0.23 ns/pF)C <sub>L</sub> | -   | 350 | 700  | ns   |
|                  |                   |                             | 15 V            | 212 ns + (0.16 ns/pF)C <sub>L</sub> | -   | 220 | 440  | ns   |
|                  |                   | Qn to Qn + 1;<br>see Fig. 4 | 5 V             | 13 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 40  | 80   | ns   |
|                  |                   |                             | 10 V            | 4 ns + (0.23 ns/pF)C <sub>L</sub>   | -   | 15  | 30   | ns   |
|                  |                   |                             | 15 V            | 2 ns + (0.16 ns/pF)C <sub>L</sub>   | -   | 10  | 20   | ns   |
|                  |                   | A1 to Y1;<br>see Fig. 4     | 5 V             | 33 ns + (0.55 ns/pF)C <sub>L</sub>  | -   | 60  | 120  | ns   |
|                  |                   |                             | 10 V            | 19 ns + (0.23 ns/pF)C <sub>L</sub>  | -   | 30  | 60   | ns   |
|                  |                   |                             | 15 V            | 12 ns + (0.16 ns/pF)C <sub>L</sub>  | -   | 20  | 40   | ns   |
| t <sub>t</sub>   | transition time   | Qn; see Fig. 4              | 5 V             | 10 ns + (1.00 ns/pF)C <sub>L</sub>  | -   | 60  | 120  | ns   |
|                  |                   |                             | 10 V            | 9 ns + (0.42 ns/pF)C <sub>L</sub>   | -   | 30  | 60   | ns   |
|                  |                   |                             | 15 V            | 6 ns + (0.28 ns/pF)C <sub>L</sub>   | -   | 20  | 40   | ns   |
| t <sub>W</sub>   | pulse width       | A2 HIGH;                    | 5 V             |                                     | 80  | 40  | -    | ns   |
|                  |                   | minimum width; see Fig. 4   | 10 V            |                                     | 40  | 20  | -    | ns   |
|                  |                   | see <u>Fig. 4</u>           | 15 V            |                                     | 30  | 15  | -    | ns   |
|                  |                   | MR HIGH;                    | 5 V             |                                     | 70  | 35  | -    | ns   |
|                  |                   | minimum width;              | 10 V            |                                     | 40  | 20  | -    | ns   |
|                  |                   | see Fig. 4                  | 15 V            |                                     | 30  | 15  | -    | ns   |
| t <sub>rec</sub> | recovery time     | MR; see Fig. 4              | 5 V             |                                     | +20 | -10 | -    | ns   |
|                  |                   |                             | 10 V            |                                     | +15 | -5  | -    | ns   |
|                  |                   |                             | 15 V            |                                     | 15  | 0   | -    | ns   |
| f <sub>max</sub> | maximum frequency | A1; see <u>Fig. 4</u>       | 5 V             |                                     | 6   | 12  | -    | MHz  |
|                  |                   |                             | 10 V            |                                     | 12  | 25  | -    | MHz  |
|                  |                   |                             |                 |                                     |     |     |      |      |

<sup>[1]</sup> The typical values of the propagation delay and transition times are calculated from the extrapolation formulas shown ( $C_L$  in pF).

#### 24-stage frequency divider and oscillator

Table 9. Dynamic power dissipation P<sub>D</sub>

 $P_D$  can be calculated from the formulas shown.  $V_{SS}$  = 0 V;  $t_r$  =  $t_f$  ≤ 20 ns;  $T_{amb}$  = 25 °C.

| Symbol | Parameter     | $V_{DD}$ | Typical formula for P <sub>D</sub> (μW)                                      | where:                                                                                       |
|--------|---------------|----------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| $P_D$  | dynamic power | 5 V      | . (5 2)                                                                      | f <sub>i</sub> = input frequency in MHz,                                                     |
|        | dissipation   | 10 V     | Pn = 5100 × 1; + 2(1° × (*) × Abb                                            | f <sub>o</sub> = output frequency in MHz,<br>C <sub>L</sub> = output load capacitance in pF, |
|        |               | 15 V     | $P_{D} = 13050 \times f_{i} + \Sigma (f_{o} \times C_{L}) \times V_{DD}^{2}$ | V <sub>DD</sub> = supply voltage in V,                                                       |
|        |               |          |                                                                              | $\Sigma(C_L \times f_o)$ = sum of the outputs.                                               |

#### 11.1. Waveforms and test circuit



a. Pulse widths, maximum frequency, recovery and transition times, and A2 to Qn propagation delays



b. A1 to Y1, MR to Qn, and Qn to Qn + 1 propagation delays

Measurement points are given in Table 10.

The logic levels  $V_{OH}$  and  $V_{OL}$  are typical output voltage levels that occur with the output load.

Fig. 4. Waveforms showing measurement of dynamic characteristics

**Table 10. Measurement points** 

| Supply voltage | Input              | Output             |
|----------------|--------------------|--------------------|
| $V_{DD}$       | V <sub>M</sub>     | V <sub>M</sub>     |
| 5 V to 15 V    | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> |

### 24-stage frequency divider and oscillator



a. Input waveforms



b. Test circuit

Test data is given in Table 11.

Definitions for test circuit:

C<sub>L</sub> = Load capacitance including jig and probe capacitance;

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

Fig. 5. Test circuit for measuring switching times

Table 11. Test data

| Supply      | Input                              | Load                            |                |
|-------------|------------------------------------|---------------------------------|----------------|
| $V_{DD}$    | V <sub>I</sub>                     | t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> |
| 5 V to 15 V | V <sub>SS</sub> or V <sub>DD</sub> | ≤ 20 ns                         | 50 pF          |

# 12. Application information



Fig. 6. Crystal oscillator circuit

#### 24-stage frequency divider and oscillator

Table 12. Typical characteristics for crystal oscillator

| Parameter                             | 500 kHz circuit | 50 kHz circuit | Unit |  |  |  |  |  |
|---------------------------------------|-----------------|----------------|------|--|--|--|--|--|
| Crystal characteristics               |                 |                |      |  |  |  |  |  |
| Resonance frequency                   | 500             | 50             | kHz  |  |  |  |  |  |
| Crystal cut                           | S               | N              | -    |  |  |  |  |  |
| Equivalent resistance; R <sub>S</sub> | 1               | 6.2            | kΩ   |  |  |  |  |  |
| External resistor/capacitor values    |                 |                |      |  |  |  |  |  |
| R <sub>o</sub>                        | 47              | 750            | kΩ   |  |  |  |  |  |
| C <sub>T</sub>                        | 82              | 82             | pF   |  |  |  |  |  |
| Cs                                    | 20              | 20             | pF   |  |  |  |  |  |



$$f \approx \frac{1}{2.3 \times R_{\text{TC}} \times C}$$
;  $R_{\text{S}} \geq 2R_{\text{TC}}$ , where:

f is in Hz, R is in  $\Omega$ , and C is in F.

$$R_{\rm S}$$
 +  $R_{\rm TC}$  <  $\frac{V_{\rm IL(max)}}{I_{\it I}}$ , where:

 $V_{IL(max)}$  = maximum input voltage LOW;  $I_I$  = input leakage current.





 $V_{DD}$  = 10 V; The test circuit is shown in <u>Fig. 7</u>.

- (1)  $R_{TC}$ ; C = 1 nF;  $R_S \gg 2 R_{TC}$ .
- (2) C;  $R_{TC}$  = 56 k $\Omega$ ;  $R_{S}$  = 120 k $\Omega$ .

Fig. 8. Oscillator frequency as a function of R<sub>TC</sub> and C

10 / 15

#### 24-stage frequency divider and oscillator



 $g_{fs} = d_{io}/d_{vi}$  with  $v_o$  constant (see Fig. 10).

Fig. 9. Test setup for measuring forward transconductance



 $T_{amb} = 25 \,^{\circ}C.$ 

s = observed standard deviation.

- (1) Average +2s
- (2) Average
- (3) Average -2s

Fig. 10. Typical forward transconductance g<sub>fs</sub> as a function of the supply voltage



For test setup, see Fig. 13.

Fig. 11. Voltage gain  $V_{\text{O}}/V_{\text{I}}$  as a function of supply voltage



For test setup, see Fig. 13.

Fig. 12. Supply current as a function of supply voltage



Fig. 13. Test setup for measuring the voltage gain and supply current graphs

11 / 15

### 24-stage frequency divider and oscillator

# 13. Package outline

#### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



| UN   | IT ma  |     | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|------|--------|-----|----------------|----------------|-----------------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mr   | n 1.1  | 75  | 0.25<br>0.10   | 1.45<br>1.25   | 0.25                  | 0.49<br>0.36 | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inch | es 0.0 | 069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01                  |              | 0.0100<br>0.0075 | 0.39<br>0.38     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | 1330E DATE                      |  |
| SOT109-1 | 076E07 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig. 14. Package outline SOT109-1 (SO16)

### 24-stage frequency divider and oscillator

# 14. Abbreviations

#### **Table 13. Abbreviations**

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| НВМ     | Human Body Model                        |
| MM      | Machine Model                           |

# 15. Revision history

#### **Table 14. Revision history**

| Document ID      | Release date                                                                                                                                                                                                                                                     | Data sheet status                 | Change notice | Supersedes       |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|------------------|--|--|
| HEF4521B v.8.1   | 20231019                                                                                                                                                                                                                                                         | Product data sheet                | -             | HEF4521B v.7     |  |  |
| Modifications:   | guidelines o                                                                                                                                                                                                                                                     | nave been adapted to the rodated. | · ·           |                  |  |  |
| HEF4521B v.7     | 20160330                                                                                                                                                                                                                                                         | Product data sheet                | -             | HEF4521B v.6     |  |  |
| Modifications:   | Type number                                                                                                                                                                                                                                                      | er HEF4521BP (SOT38-4)            | removed.      |                  |  |  |
| HEF4521B v.6     | 20111121                                                                                                                                                                                                                                                         | Product data sheet                | -             | HEF4521B v.5     |  |  |
| Modifications:   | <ul> <li>Section Applications removed</li> <li>Table 4: added references to Table note [1] and [2]</li> <li>Table 7: I<sub>OH</sub> minimum values changed to maximum</li> <li>Fig. 10: space between "2" and "s" removed in figure notes [1] and [3]</li> </ul> |                                   |               |                  |  |  |
| HEF4521B v.5     | 20091105                                                                                                                                                                                                                                                         | Product data sheet                | -             | HEF4521B v.4     |  |  |
| HEF4521B v.4     | 20090421                                                                                                                                                                                                                                                         | Product data sheet                | -             | HEF4521B_CNV v.3 |  |  |
| HEF4521B_CNV v.3 | 19950101                                                                                                                                                                                                                                                         | Product specification             | -             | HEF4521B_CNV v.2 |  |  |
| HEF4521B_CNV v.2 | 19950101                                                                                                                                                                                                                                                         | Product specification             | -             | -                |  |  |

# 16. Legal information

#### **Data sheet status**

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |  |  |  |  |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |  |  |  |  |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |  |  |  |  |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |  |  |  |  |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

#### 24-stage frequency divider and oscillator

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by sustained.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

HEF4521B

All information provided in this document is subject to legal disclaimers.

© Nexperia B.V. 2023. All rights reserved

### 24-stage frequency divider and oscillator

# **Contents**

| 1. ( | General description              | . 1 |
|------|----------------------------------|-----|
| 2. F | Features and benefits            | 1   |
| 3. ( | Ordering information             | . 1 |
| 4. F | Functional diagram               | .2  |
| 5. F | Pinning information              | .4  |
| 5.1. | Pinning                          | . 4 |
| 5.2. | Pin description                  | . 4 |
| 6. ( | Count capacity                   | . 4 |
| 7. I | Functional test                  | . 5 |
| 8. I | Limiting values                  | 5   |
| 9. F | Recommended operating conditions | .6  |
|      | Static characteristics           |     |
| 11.  | Dynamic characteristics          | .7  |
|      | . Waveforms and test circuit     |     |
| 12.  | Application information          | 9   |
| 13.  | Package outline1                 | 12  |
| 14.  | Abbreviations                    | 13  |
| 15.  | Revision history                 | 13  |
|      | Legal information                |     |
|      |                                  |     |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 19 October 2023

<sup>©</sup> Nexperia B.V. 2023. All rights reserved