**Product data sheet** 

## 1. General description

The 74LV00 is a quad 2-input NAND gate. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess  $V_{CC}$ .

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

### 2. Features and benefits

- Automotive product qualification in accordance with AEC-Q100 (Grade 1)
  - Specified from -40 °C to +85 °C and from -40 °C to +125 °C
- Wide supply voltage range from 1.0 to 5.5 V
- · CMOS low power dissipation
- Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
- Optimized for low voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V
- Typical output ground bounce < 0.8 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- Typical HIGH-level output voltage (V<sub>OH</sub>) undershoot: > 2 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- Complies with JEDEC standards:
  - JESD8-7 (1.65 V to 1.95 V)
  - JESD8-5 (2.3 V to 2.7 V)
  - JESD8C (2.7 V to 3.6 V)
  - JESD36 (4.5 V to 5.5 V)
- ESD protection:
  - HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
  - CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

## 3. Ordering information

**Table 1. Ordering information** 

| Type number   | Package           | Package Package |                                                                        |          |  |  |
|---------------|-------------------|-----------------|------------------------------------------------------------------------|----------|--|--|
|               | Temperature range | Name            | Name Description                                                       |          |  |  |
| 74LV00D-Q100  | -40 °C to +125 °C | SO14            | plastic small outline package; 14 leads;<br>body width 3.9 mm          | SOT108-1 |  |  |
| 74LV00PW-Q100 | -40 °C to +125 °C | TSSOP14         | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |  |  |



**Quad 2-input NAND gate** 

## 4. Functional diagram



## 5. Pinning information

### 5.1. Pinning



### 5.2. Pin description

Table 2. Pin description

| Symbol          | Pin          | Description    |
|-----------------|--------------|----------------|
| 1A, 2A, 3A, 4A  | 1, 4, 9, 12  | data input     |
| 1B, 2B, 3B, 4B  | 2, 5, 10, 13 | data input     |
| 1Y, 2Y, 3Y, 4Y  | 3, 6, 8, 11  | data output    |
| GND             | 7            | ground (0 V)   |
| V <sub>CC</sub> | 14           | supply voltage |

**Quad 2-input NAND gate** 

## 6. Functional description

### Table 3. Function table

 $H = HIGH \ voltage \ level; \ L = LOW \ voltage \ level; \ X = don't \ care$ 

| Input | Output |   |
|-------|--------|---|
| nA    | nB n   |   |
| L     | X      | Н |
| X     | L      | Н |
| Н     | Н      | L |

## 7. Limiting values

### **Table 4. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                       | Min  | Max  | Unit |
|------------------|-------------------------|------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                  | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_1 < -0.5 \text{ V or } V_1 > V_{CC} + 0.5 \text{ V}$ [1]      | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ [1]      | -    | ±50  | mA   |
| Io               | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$            | -    | ±25  | mA   |
| Icc              | supply current          |                                                                  | -    | 50   | mA   |
| I <sub>GND</sub> | ground current          |                                                                  | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                  | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C to } +125  ^{\circ}\text{C}$ [2] | -    | 500  | mW   |

<sup>1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## 8. Recommended operating conditions

### Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                           | Conditions                       | Min | Тур | Max             | Unit |
|------------------|-------------------------------------|----------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      | [1]                              | 1.0 | 3.3 | 5.5             | V    |
| VI               | input voltage                       |                                  | 0   | -   | V <sub>CC</sub> | V    |
| Vo               | output voltage                      |                                  | 0   | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                                  | -40 | +25 | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.0 V to 2.0 V | -   | -   | 500             | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.0 V to 2.7 V | -   | -   | 200             | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 3.6 V | -   | -   | 100             | ns/V |
|                  |                                     | V <sub>CC</sub> = 3.6 V to 5.5 V | -   | -   | 50              | ns/V |

<sup>[1]</sup> The static characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V, but LV devices are guaranteed to function down to  $V_{CC}$  = 1.0 V (with input levels GND or  $V_{CC}$ ).

<sup>[2]</sup> For SOT108-1 (SO14) package: P<sub>tot</sub> derates linearly with 10.1 mW/K above 100 °C. For SOT402-1 (TSSOP14) package: P<sub>tot</sub> derates linearly with 7.3 mW/K above 81 °C.

**Quad 2-input NAND gate** 

## 9. Static characteristics

**Table 6. Static characteristics** 

Voltages are referenced to GND (ground = 0 V).

| Symbol           | pol Parameter Conditions  |                                                                                          | -40                | -40 °C to +85 °C |                    |                    | -40 °C to +125 °C  |    |
|------------------|---------------------------|------------------------------------------------------------------------------------------|--------------------|------------------|--------------------|--------------------|--------------------|----|
|                  |                           |                                                                                          | Min                | Typ[1]           | Max                | Min                | Max                |    |
| V <sub>IH</sub>  | HIGH-level                | V <sub>CC</sub> = 1.2 V                                                                  | 0.9                | -                | -                  | 0.9                | -                  | V  |
|                  | input voltage             | V <sub>CC</sub> = 2.0 V                                                                  | 1.4                | -                | -                  | 1.4                | -                  | V  |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                         | 2.0                | -                | -                  | 2.0                | -                  | V  |
|                  |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                         | 0.7V <sub>CC</sub> | -                | -                  | 0.7V <sub>CC</sub> | -                  | V  |
| V <sub>IL</sub>  | LOW-level                 | V <sub>CC</sub> = 1.2 V                                                                  | -                  | -                | 0.3                | -                  | 0.3                | V  |
|                  | input voltage             | V <sub>CC</sub> = 2.0 V                                                                  | -                  | -                | 0.6                | -                  | 0.6                | V  |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                         | -                  | -                | 0.8                | -                  | 0.8                | V  |
|                  |                           | V <sub>CC</sub> = 4.5 V to 5.5 V                                                         | -                  | -                | 0.3V <sub>CC</sub> | -                  | 0.3V <sub>CC</sub> | V  |
| V <sub>OH</sub>  | HIGH-level                | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                                      |                    |                  |                    |                    |                    |    |
|                  | output voltage            | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 1.2 V                                        | -                  | 1.2              | -                  | -                  | -                  | V  |
|                  |                           | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 2.0 V                                        | 1.8                | 2.0              | -                  | 1.8                | -                  | V  |
|                  |                           | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 2.7 V                                        | 2.5                | 2.7              | -                  | 2.5                | -                  | V  |
|                  |                           | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 3.0 V                                        | 2.8                | 3.0              | -                  | 2.8                | -                  | V  |
|                  |                           | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 4.5 V                                        | 4.3                | 4.5              | -                  | 4.3                | -                  | V  |
|                  |                           | I <sub>O</sub> = -6 mA; V <sub>CC</sub> = 3.0 V                                          | 2.4                | 2.82             | -                  | 2.2                | -                  | V  |
|                  |                           | I <sub>O</sub> = -12 mA; V <sub>CC</sub> = 4.5 V                                         | 3.6                | 4.2              | -                  | 3.5                | -                  | V  |
| V <sub>OL</sub>  | LOW-level                 | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                                      |                    |                  |                    |                    |                    |    |
|                  | output voltage            | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 1.2 V                                         | -                  | 0                | -                  | -                  | -                  | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 2.0 V                                         | -                  | 0                | 0.2                | -                  | 0.2                | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 2.7 V                                         | -                  | 0                | 0.2                | -                  | 0.2                | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 3.0 V                                         | -                  | 0                | 0.2                | -                  | 0.2                | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 4.5 V                                         | -                  | 0                | 0.2                | -                  | 0.2                | V  |
|                  |                           | I <sub>O</sub> = 6 mA; V <sub>CC</sub> = 3.0 V                                           | -                  | 0.25             | 0.40               | -                  | 0.50               | V  |
|                  |                           | I <sub>O</sub> = 12 mA; V <sub>CC</sub> = 4.5 V                                          | -                  | 0.35             | 0.55               | -                  | 0.65               | V  |
| l <sub>l</sub>   | input leakage<br>current  | $V_I = V_{CC}$ or GND; $V_{CC} = 5.5 \text{ V}$                                          | -                  | -                | 1.0                | -                  | 1.0                | μA |
| I <sub>CC</sub>  | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5$ V                                  | -                  | -                | 20.0               | -                  | 40                 | μA |
| Δl <sub>CC</sub> | additional supply current | per input; V <sub>I</sub> = V <sub>CC</sub> - 0.6 V;<br>V <sub>CC</sub> = 2.7 V to 3.6 V | -                  | -                | 500                | -                  | 850                | μA |
| C <sub>I</sub>   | input<br>capacitance      |                                                                                          | -                  | 3.5              | -                  | -                  | -                  | pF |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C.

**Quad 2-input NAND gate** 

## 10. Dynamic characteristics

**Table 7. Dynamic characteristics** 

GND = 0 V; For test circuit see Fig. 5.

| Symbol          | Parameter                     | Conditions                                                  |     | -40 | °C to +85 | °C  | -40 °C to +125 °C |     | Unit |
|-----------------|-------------------------------|-------------------------------------------------------------|-----|-----|-----------|-----|-------------------|-----|------|
|                 |                               |                                                             |     | Min | Typ[1]    | Max | Min               | Max |      |
| t <sub>pd</sub> | propagation delay             | nA, nB to nY; see Fig. 4                                    | [2] |     |           |     |                   |     |      |
|                 |                               | V <sub>CC</sub> = 1.2 V                                     |     | -   | 45        | -   | -                 | -   | ns   |
|                 |                               | V <sub>CC</sub> = 2.0 V                                     |     | -   | 15        | 26  | -                 | 31  | ns   |
|                 |                               | V <sub>CC</sub> = 2.7 V                                     |     | -   | 11        | 18  | -                 | 23  | ns   |
|                 |                               | V <sub>CC</sub> = 3.0 V to 3.6 V;<br>C <sub>L</sub> = 15 pF | [3] | -   | 7         | -   | -                 | -   | ns   |
|                 |                               | V <sub>CC</sub> = 3.0 V to 3.6 V                            | [3] | -   | 9.0       | 15  | -                 | 18  | ns   |
|                 |                               | V <sub>CC</sub> = 4.5 V to 5.5 V                            | [3] | -   | 6.5       | 11  | -                 | 14  | ns   |
| C <sub>PD</sub> | power dissipation capacitance | $C_L$ = 50 pF; $f_i$ = 1 MHz;<br>$V_I$ = GND to $V_{CC}$    | [4] | -   | 22        | -   | -                 | -   | pF   |

- All typical values are measured at  $T_{amb}$  = 25 °C.
- $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ . Typical values are measured at nominal supply voltage ( $V_{CC}$  = 3.3 V and  $V_{CC}$  = 5.0 V). [3]
- $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

f<sub>i</sub> = input frequency in MHz, f<sub>o</sub> = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of the outputs.

### 10.1. Waveform and test circuit



Measurement points are given in Table 8.

V<sub>OL</sub> and V<sub>OH</sub> are typical voltage output levels that occur with the output load.

The input (nA, nB) to output (nY) propagation delays

**Table 8. Measurement points** 

| Supply voltage  | Input              | Output             |
|-----------------|--------------------|--------------------|
| V <sub>cc</sub> | V <sub>M</sub>     | V <sub>M</sub>     |
| < 2.7 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |
| 2.7 V to 3.6 V  | 1.5 V              | 1.5 V              |
| ≥ 4.5 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> |

### **Quad 2-input NAND gate**



Test data is given in Table 9.

Definitions test circuit:

 $R_{T}$  = Termination resistance should be equal to output impedance  $Z_{o}$  of the pulse generator;

R<sub>L</sub> = Load resistance;

 $C_L$  = Load capacitance including jig and probe capacitance.

### Fig. 5. Test circuit for measuring switching times

### Table 9. Test data

| Supply voltage  | Input           |                                 |  |
|-----------------|-----------------|---------------------------------|--|
| V <sub>CC</sub> | V <sub>I</sub>  | t <sub>r</sub> , t <sub>f</sub> |  |
| < 2.7 V         | V <sub>CC</sub> | ≤ 2.5 ns                        |  |
| 2.7 V to 3.6 V  | 2.7 V           | ≤ 2.5 ns                        |  |
| ≥ 4.5 V         | V <sub>CC</sub> | ≤ 2.5 ns                        |  |

**Quad 2-input NAND gate** 

## 11. Package outline



Fig. 6. Package outline SOT108-1 (SO14)

### **Quad 2-input NAND gate**



Fig. 7. Package outline SOT402-1 (TSSOP14)

**Quad 2-input NAND gate** 

## 12. Abbreviations

### **Table 10. Abbreviations**

| Acronym | Description                           |  |
|---------|---------------------------------------|--|
| CDM     | Charged Device Model                  |  |
| CMOS    | mplementary Metal Oxide Semiconductor |  |
| DUT     | Device Under Test                     |  |
| ESD     | ElectroStatic Discharge               |  |
| HBM     | Human Body Model                      |  |
| TTL     | ransistor-Transistor Logic            |  |

# 13. Revision history

### Table 11. Revision history

| Document ID     | Release date | Data sheet status  | Change notice | Supersedes |
|-----------------|--------------|--------------------|---------------|------------|
| 74LV00_Q100 v.1 | 20240122     | Product data sheet | -             | -          |

### **Quad 2-input NAND gate**

## 14. Legal information

#### Data sheet status

| Document status [1][2]         | Product<br>status [3] | Definition                                                                            |
|--------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet  | Production            | This document contains the product specification.                                     |

- Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <a href="https://www.nexperia.com">https://www.nexperia.com</a>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use in automotive applications — This Nexperia product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or

equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nexperia.com/profile/terms">http://www.nexperia.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### **Quad 2-input NAND gate**

## **Contents**

| 1. General description              | 1 |
|-------------------------------------|---|
| 2. Features and benefits            | 1 |
| 3. Ordering information             | 1 |
| 4. Functional diagram               | 2 |
| 5. Pinning information              | 2 |
| 5.1. Pinning                        | 2 |
| 5.2. Pin description                | 2 |
| 6. Functional description           | 3 |
| 7. Limiting values                  | 3 |
| 8. Recommended operating conditions | 3 |
| 9. Static characteristics           | 4 |
| 10. Dynamic characteristics         | 5 |
| 10.1. Waveform and test circuit     | 5 |
| 11. Package outline                 | 7 |
| 12. Abbreviations                   | 9 |
| 13. Revision history                | 9 |
| 14. Legal information               |   |
| -                                   |   |

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 22 January 2024

<sup>©</sup> Nexperia B.V. 2024. All rights reserved