

## **Document information**

| Information | Content                                                                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | Electrothermal, SPICE, VHDL-AMS, simulation, model                                                                                                                                              |
| Abstract    | This application note introduces Nexperia electrothermal MOSFET models. Details are provided on how to use them in simulations. Simulation results for key MOSFET characteristics are included. |



# 1. Introduction

Nexperia provides MOSFET electrothermal models that link the electrical and thermal performance. The models are available in SPICE and VHDL-AMS for multiple simulation platform support. They represent all the key MOSFET behaviours relevant to MOSFET applications. As such it is possible to estimate device performance quickly and accurately within widely available simulation tools before any physical prototyping. By using the latest MOSFET models errors can be spotted and designs can be optimised for cost and performance much earlier in the design cycle and changes can be implemented timelier, thus improving time to market. This application note introduces the models, how to use them, what their capabilities and limitations are, and where to find them.

The models will be available in "families" of devices – that is one model file will contain all the products of a given technology and voltage rating. For example, the Trench9 40 V Standard Level Automotive portfolio is one such model family. Importing the model file to your simulation tool should give access to all the device models i.e., each R<sub>DSon</sub> value in each package type within that family. The simulation tool used will vary how this works e.g., LTspice<sup>™</sup> or PSpice.

# 2. Importing models in LTspice<sup>TM</sup>

Download the electrothermal model ZIP file from Nexperia.com, e.g. <u>BUK7xxxx-40H\_LTspice</u>. The ZIP file contains the library file and symbol. The model can be viewed in a text editor, here the product models included can be seen in Fig. 1.

First place the provided symbol on the schematic, the easiest way is to have the symbol in the same directory as the schematic and then it is accessible via the component library and by changing the Top Directory to the local directory, see <u>Fig. 2</u>.

The easiest way is to link the symbol to the full library is to use the ".inc" command and point to the file. If the file is saved in the same location as the simulation, then only filename is needed, otherwise, the full file path is required. Finally change the value "NMOS\_5Pin" to any of the models listed library file, for example "BUK7S1R0-40H", see Fig. 3.





# 3. Using Models in Part Quest Explore

The models are also available in VHLD-AMS format which is supported by PartQuest<sup>™</sup> Explore (<u>https://explore.partquest.com</u>). Here, the models are available within the partner library and are ready to be used with no additional set-up.

Further examples of models and simulations using PartQuest<sup>™</sup> Explore can be found on Nexperia's Interactive Application Notes (<u>https://www.nexperia.com/applications/interactive-app-notes</u>).



# 4. 5 pin MOSFET model

The electrothermal models have 5 pins, the 3 traditional electrical pins for Gate, Drain, and Source and two additional pins for interacting with the thermal properties of the MOSFET, see Fig. 5. These are namely the junction temperature pin, Tj and the mounting-base pin, Tmb. Tj can be probed like a voltage node and gives the junction temperature (1 V is equivalent to 1 °C). In addition, this pin can be connected to a fixed voltage source to set the junction temperature as a constant, this disables the self-heating behaviour of the model, Fig 5 a). Otherwise, it can be left open and monitored.





Tmb represents the thermal connection of the device to the outside world e.g., the heat path from the mounting base of the MOSFET to a PCB or heatsink. This pin can also be connected to a fixed voltage source, this will set the ambient temperature, Fig.5 b). In addition, thermal models of PCBs can be connected to the MOSFET Tmb pin model to simulate the system thermal performance, Fig. 7.



# 5. Model behaviour

The following characteristics may be modelled using the 5 pin electrothermal MOSFET model:

- Gate-source threshold voltage (V<sub>GSth</sub>) as a function of junction temperature (T<sub>j</sub>)
- R<sub>DSon</sub> as a function of V<sub>GS</sub> and temperature
- Output characteristics (I<sub>D</sub> as a function of V<sub>D</sub>) vs temperature
- Transfer characteristics (I<sub>D</sub> as a function of V<sub>GS</sub>) vs temperature
- Diode forward characteristics (V<sub>SDS</sub>) as a function of temperature
- Drain source leakage (I<sub>DSS</sub>) as a function of temperature
- Breakdown voltage (BV<sub>DSS</sub>) as a function of temperature
- Internal capacitances as a function of drain-source voltage
- Diode reverse recovery
- Package related parameters

Where possible an example circuit is shown to demonstrate each behaviour. For each of the following examples the Tj pin will be shorted to Tmb, turning off the self-heating.

# Note: the characteristics are always typical values and do not represent the limits of process variation.

The device used in the simulations is <u>BUK7S1R0-40H</u> a 40 V, 1 m $\Omega$  power MOSFET in the LFPAK88 package. It is from the Trench9 40 V Standard Level Automotive portfolio.

![](_page_4_Picture_18.jpeg)

# BUK7S1R0-40H N-channel 40 V, 1.0 mΩ standard level MOSFET in LFPAK88

AUTOMOTIVE QUALIFIED

application note

# 5.1. Threshold voltage, $I_D$ / $V_{GS}$ sweep

The  $I_D / V_{GS}$  sweep fixes the  $V_{DS}$  and sweeps the  $V_{GS}$ , turning the MOSFET on, the resultant drain current ( $I_D$ ) is probed. Set-up of the  $I_D / V_{GS}$  sweep is shown in Fig. 8 which also shows the ambient temperature is stepped.

![](_page_5_Figure_5.jpeg)

![](_page_5_Figure_6.jpeg)

![](_page_5_Figure_7.jpeg)

## 5.2. R<sub>DSon</sub>

 $R_{DSon}$  is measured with a fixed current source typically 25 A but may be less for smaller die. The  $V_{GS}$  is stepped in the same manner as  $I_D$  vs  $V_{GS}$ . The simulation set-up is in <u>Fig. 10</u>. <u>Fig. 11</u> shows the  $R_{DSon}$  vs  $V_{GS}$ , this can be derived by dividing the drain-source voltage ( $V_{DS}$ ) by the  $I_D$ .

![](_page_6_Figure_5.jpeg)

![](_page_6_Figure_6.jpeg)

![](_page_6_Figure_7.jpeg)

# 5.3. Output characteristics ( $I_D / V_{DS}$ )

Here  $V_{GS}$  is held constant and  $V_{DS}$  is stepped. This is repeated for different  $V_{GS}$  values. The I<sub>D</sub> is probed. The schematic set-up is shown in <u>Fig. 12</u> and resultant waveforms are shown in <u>Fig. 13</u>.

![](_page_7_Figure_5.jpeg)

![](_page_7_Figure_6.jpeg)

![](_page_7_Figure_7.jpeg)

AN90034

# **5.4.** Diode characteristics (V<sub>SDS</sub>)

MOSFETs have an anti-parallel diode within the structure, as such it conducts when the sourcedrain voltage (V<sub>SD</sub>) reaches the forward voltage drop (V<sub>F</sub>) of the diode. This is also temperature dependent; the diode's V<sub>F</sub> decreases with temperature and its slope resistance increases. <u>Fig. 14</u> shows the test set-up and <u>Fig. 15</u> shows the simulated charts.

![](_page_8_Figure_5.jpeg)

## 5.5. Body Effect

In many half-bridge applications, the MOSFET may replace the free-wheeling diode to achieve synchronous rectification. The MOSFET's  $R_{DSon}$  produces a lower voltage drop Drain to Source than the diode's  $V_F$  so power loss is reduced making the application more efficient. However, MOSFETs conducting current through the channel in reverse, such as in synchronous rectification, will have lower threshold voltage. This is known as the Body Effect and is accounted for in the models operating with negative  $V_{DS}$  and  $I_D$ . The Body Effect is also sometimes referred to as third quadrant operation.

Fig. 16 shows the simulation set-up for observing the Body Effect and Fig. 17 shows both the first and third quadrant of operation. The first quadrant is  $I_D / V_D$  as previously shown and in the third quadrant when the  $V_{GS}$  = 0 is the diode curve. However, Fig. 17 also shows operating in the third quadrant with a positive  $V_{GS}$  and the increased  $I_D$  due to the Body Effect.

![](_page_9_Figure_3.jpeg)

![](_page_9_Figure_4.jpeg)

# 5.6. Drain leakage ( $I_{\text{DSS}}$ ), breakdown voltage (BV\_{\text{DSS}}) and avalanche breakdown

Included in the model are temperature dependant drain leakage current and breakdown voltage. In addition, the slope resistance of avalanche breakdown is modelled. <u>Fig. 18</u> is the simulation set up and <u>Fig. 19</u> shows the simulation results.

![](_page_10_Figure_5.jpeg)

![](_page_10_Figure_6.jpeg)

![](_page_10_Figure_7.jpeg)

© Nexperia B.V. 2023. All rights reserved

# 5.7. Capacitances and gate charge

## Capacitances

The MOSFET's internal parasitic capacitances and their voltage dependence is modelled. This is critical for accurate switching time simulations and gate charge modelling. The capacitance values have insignificant temperature dependence so in the model they are fixed with respect to temperature. The gate charge does have some temperature dependence; the Miller plateau voltage is dependent on the gain of the MOSFET which in turn is temperature dependant. To simulate the capacitance values, refer to Fig. 20 and Fig. 21 and the resultant waveforms in Fig. 22.

![](_page_11_Figure_6.jpeg)

application note

![](_page_12_Figure_3.jpeg)

![](_page_12_Figure_4.jpeg)

## Gate charge

Fig. 23 shows the gate charge set-up and by probing the Vgs node one can see the Vgs charging with respect to time. To determine the gate charge, use the relationship in Equation (1), the gate current  $I_G$  is determined by the settings of Ig1 in the schematic set-up. The result of this is shown in Fig. 24.

![](_page_12_Figure_7.jpeg)

![](_page_12_Figure_8.jpeg)

AN90034

![](_page_13_Figure_3.jpeg)

## 5.8. Body diode reverse recovery charge (Q<sub>RR</sub>)

 $Q_{RR}$  is not solely dependent on the MOSFET but on the test circuit too. Specifically, the stray inductances of the PCB are critical in determining the  $Q_{RR}$  behaviour. As such it is difficult to represent the  $Q_{RR}$  in a simulation with a great accuracy without knowing or characterising the test bench being compared to the simulation. In addition, there are two standard methods of measuring  $Q_{RR}$  that will again yield different results. The preferred method for testing  $Q_{RR}$  is the double pulse method which more closely aligns with application uses cases, for example half-bridge topologies such as DC-to-DC convertors and motor drives.

Further information about simulating the  $Q_{RR}$  in a double pulse set-up is detailed in Nexperia application note <u>AN90011</u>. Further to this our paper <u>SPICE models for predicting EMC performance</u> of a <u>MOSFET based half-bridge configuration</u> details how to use the new models and double pulse simulations to predict Electromagnetic interference (EMI) behaviour before any physical testing, helping to mitigate errors sooner in the design cycle saving time and cost.

![](_page_13_Figure_7.jpeg)

Fig. 25 shows an example Q<sub>RR</sub> waveform.

## 5.9. Package related parameters

Impedances due to the packaging are modelled, these include resistances associated with the clip and lead frame and solder interconnects etc. The package resistance also changes with temperature. Further to this the parasitic inductance is included in the model. This is critical for simulating for EMI investigations.

# 6. Comparing models to data sheet

Nexperia electrothermal models are based on a scalable model that takes a trend line across the parameters and die sizes in each portfolio. This means the model represents the mean device, but the data sheet represents a typical device that may not necessarily be the mean. So, whilst the model may not match the data sheet exactly, it will always be within part-to-part variation for that parameter. In general there is good alignment between the simulations and the data sheet.

A second factor where models may deviate from the data sheet is due to self-heating effects that occur on measurements. Some measurements such as diode-forward characteristics and output characteristics generate a lot of power in the device. Whilst the measurements are taken in as short a time possible the pulse is a finite period and self-heating will always occur.

<u>Fig. 26</u> shows the difference caused by the self-heating within the  $V_{SDS}$  simulation. The self-heating is causing a drop in the  $V_F$  as the power increases allowing more current to flow for a given  $V_{DS}$ .

![](_page_14_Figure_9.jpeg)

# 7. Simulation tips and tricks

Whilst we endeavour to make the models as stable as possible some simulations may not converge, here are some tips and tricks:

- When using current sources to drive the pins of the model, placing a resistor to ground from the output of the current source may help, start at 1.0E9 Ω first, and go down in decades
- Changing the tolerances may help, SPICE is originally targeted at ICs with low currents so
  decreasing the tolerance may be acceptable for power electronics simulations
- In LTspice<sup>™</sup> specifically using the alternate solver is often more successful in achieving convergences

# 8. Full simulation validity range

| Table 1. Range over which the models are valid |                                                             |                   |                                    |  |  |
|------------------------------------------------|-------------------------------------------------------------|-------------------|------------------------------------|--|--|
| Characteristics                                | Operating condition range                                   | Temperature range | Comments                           |  |  |
| R <sub>DSon</sub>                              | $V_{DS}$ = -1.2 V to 8.0 V; $V_{GS}$ = 0 V to $V_{GS(max)}$ | -55 °C to 175 °C  |                                    |  |  |
| I <sub>D</sub> /V <sub>G</sub>                 | V <sub>DS</sub> = 0 V to 8.0 V                              | -55 °C to 175 °C  |                                    |  |  |
| I <sub>D</sub> /V <sub>D</sub>                 | V <sub>DS</sub> = 0 V to 8.0 V                              | -55 °C to 175 °C  |                                    |  |  |
| V <sub>SDS</sub>                               | $I_D \leq pulsed drain current limit (I_{DM})$              | -55 °C to 175 °C  |                                    |  |  |
| BV <sub>DSS</sub>                              | $I_D \le$ pulsed drain current limit ( $I_{DM}$ )           | -55 °C to 175 °C  |                                    |  |  |
| Q <sub>G</sub> and capacitance                 | full data sheet voltage range                               | -55 °C to 175 °C  | not temperature dependant          |  |  |
| Q <sub>RR</sub>                                | V <sub>DS</sub> = 0.5 x V <sub>DSmax</sub>                  | -55 °C to 175 °C  | not temperature dependant          |  |  |
| Thermal impedance (Z <sub>th</sub> )           | NA                                                          | -55 °C to 175 °C  | worst case value as per data sheet |  |  |
| I <sub>DSS</sub>                               | V <sub>DS</sub> = 0 to BV <sub>DSS</sub>                    | -55 °C to 175 °C  |                                    |  |  |
| I <sub>GSS</sub>                               | NA                                                          | NA                | not modelled                       |  |  |

Table 1 shows the range over which the models are valid.

# 9. Summary

Nexperia's new electrothermal MOSFET models have been introduced and their use in LTspice<sup>™</sup> simulations have been demonstrated. Electrothermal models will feature in future interactive application notes, please visit the Nexperia website to learn more: <u>https://www.nexperia.com/</u> <u>applications/interactive-app-notes/</u>.

# 10. Revision history

| Table | 2. R | evision | history |
|-------|------|---------|---------|
|       |      |         |         |

| Revision<br>number | Date       | Description      |
|--------------------|------------|------------------|
| 1.1                | 2023-10-09 | Fig. 20 updated. |
| 1.0                | 2022-04-08 | Initial version. |

# 11. Legal information

#### Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer's third party customer's hird party customer's. Nexperia does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

AN90034

# Contents

| 1. Introduction                                                                                           | 2    |
|-----------------------------------------------------------------------------------------------------------|------|
| 2. Importing models in LTspice <sup>™</sup>                                                               | 2    |
| 3. Using Models in Part Quest Explore                                                                     | 3    |
| 4. 5 pin MOSFET model                                                                                     | 4    |
| 5. Model behaviour                                                                                        | 5    |
| 5.1. Threshold voltage, $I_D / V_{GS}$ sweep                                                              | 6    |
| 5.2. R <sub>DSon</sub>                                                                                    | 7    |
| 5.3. Output characteristics (I <sub>D</sub> / V <sub>DS</sub> )                                           | 8    |
| 5.4. Diode characteristics (V <sub>SDS</sub> )                                                            | 9    |
| 5.5. Body Effect                                                                                          | 9    |
| 5.6. Drain leakage (I <sub>DSS</sub> ), breakdown voltage (BV <sub>DSS</sub> )<br>and avalanche breakdown | 11   |
| 5.7. Capacitances and gate charge                                                                         | 12   |
| 5.8. Body diode reverse recovery charge (Q <sub>RR</sub> )                                                | . 14 |
| 5.9. Package related parameters                                                                           | 15   |
| 6. Comparing models to data sheet                                                                         | 15   |
| 7. Simulation tips and tricks                                                                             | 15   |
| 8. Full simulation validity range                                                                         | . 16 |
| 9. Summary                                                                                                | . 16 |
| 10. Revision history                                                                                      | 16   |
| 11. Legal information                                                                                     | 17   |

© Nexperia B.V. 2023. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 9 October 2023