Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename Nexperia. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets.

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.


Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:
- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved
Should be replaced with:
- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via salesaddresses@nexperia.com). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia
Abstract

Power MOSFETs are normally measured based on single-shot Unclamped Inductive Switching (UIS) avalanche energy. This application note describes in detail, the avalanche ruggedness performance, fundamentals of UIS operation and appropriate quantification method for the safe operating condition.
Revision history

<table>
<thead>
<tr>
<th>Rev</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>20151210</td>
<td>Section 2: added</td>
</tr>
</tbody>
</table>

Contact information

For more information, please visit: [http://www.nxp.com](http://www.nxp.com)

For sales office addresses, please send an email to: salesaddresses@nxp.com
1. Introduction

Electronic applications have progressed significantly in recent years and have inevitably increased the demand for an intrinsically rugged power MOSFET. Device ruggedness defines the capacity of a device to sustain an avalanche current during an unclamped inductive load switching event. The avalanche ruggedness performance of a power MOSFET is normally measured as a single-shot Unclamped Inductive Switching (UIS) avalanche energy or \( E_{\text{DS(AlS)}} \). It provides an easy and quick method of quantifying the robustness of a MOSFET in avalanche mode. However, it does not necessarily reflect the true device avalanche capability (see Ref. 1, Ref. 2 and Ref. 3) in an application.

This application note explains the fundamentals of UIS operation. It reviews the appropriate method of quantifying the safe operating condition for a power MOSFET, subjected to UIS operating condition. The application note also covers the discussions on repetitive avalanche ruggedness capability and how this operation can be quantified to operate safely.

2. Single-shot and repetitive avalanche definitions

Single-shot avalanche events are avalanche events that occur due to a fault condition in the application such as electrical overstress. The application does not have an avalanche designed into its operation.

However, repetitive avalanche refers to the applications where avalanche is an intended operation mode of the MOSFET. Here, avalanche is a designed function and is independent of the number of avalanche events.

Any customer wishing to operate outside the current avalanche ratings may be considered on an application basis. Contact your local sales team for more information.

3. Understanding power MOSFET single-shot avalanche events

The researchers and the industry have established single-shot avalanche capability of a device (see Ref. 1, Ref. 2 and Ref. 3). The test is carried out on a simple unclamped inductive load switching circuit, as shown in Figure 1.

![Figure 1. Unclamped inductive load test circuit for MOSFET ruggedness evaluation](image)

3.1 Single-shot UIS operation

A voltage pulse is applied to the gate to turn on the MOSFET, as shown in Figure 2. It allows the load current to ramp up according to the inductor value (L) and the drain supply voltage (V_{DD}). The phenomenon is shown in Figure 3 and Figure 4. At the end of the gate
pulse, the MOSFET is turned off. The current in the inductor continues to flow, causing the voltage across the MOSFET to rise sharply. This overvoltage is clamped at breakdown voltage \( V_{BR} \) until the load current reaches zero, as illustrated in Figure 3. Typically, \( V_{BR} \) is:

\[
V_{BR} \approx 1.3 \times V_{(BR)DSS}
\]  

(1)

The peak load current passing through the MOSFET before turn off is the non-repetitive drain-source avalanche current \( I_{DS(AL)S} \) of the UIS event. \( I_{DS(AL)S} \) is illustrated in Figure 4. The following expression is used to determine the rate at which the avalanche current decays, which is dependent on the inductor value:

\[
\frac{dI_{DS(AL)S}}{dt_{AL}} = \frac{V_{BR} - V_{DD}}{L}
\]  

(2)

The peak drain-source avalanche power \( P_{DS(AL)M} \) dissipated in the MOSFET is shown in Figure 5. It is a product of the breakdown voltage \( V_{BR} \) and the non-repetitive drain-source avalanche current \( I_{DS(AL)S} \); see Figure 3 and Figure 4. The avalanche energy dissipated is the area under the \( P_{AV} \) waveform and is estimated from the following expression:

\[
E_{DS(AL)S} = \frac{P_{DS(AL)M} \times t_{AL}}{2}
\]  

(3)

or

\[
E_{DS(AL)S} = \frac{1}{2} \cdot \frac{V_{BR}}{V_{BR} - V_{DD}} \cdot L I_{DS(AL)S}^2
\]  

(4)

Another crucial parameter involved in a MOSFET avalanche event is the junction temperature. After the avalanche event (\( \tau \)) has begun, the following expression is used to determine the transient junction temperature variation during device avalanche at a given time:

\[
\Delta T_j(\tau) = \int_{0}^{\tau} \frac{dZ_{th}(t)\cdot dZ_{th}(t)}{dt} dt
\]  

(5)

where \( Z_{th} \) is the power MOSFET transient thermal impedance. Alternatively, the following expression approximates the maximum \( \Delta T_j \):

\[
\Delta T_{j(max)} \approx \frac{2}{3} P_{DS(AL)M} Z_{th}(t_{AL}/2)
\]  

(6)

Assuming that \( T_{j(max)} \) occurs at \( t_{AL}/2 \), \( Z_{th}(t_{AL}/2) \) is the transient thermal impedance measured at half the avalanche period \( t_{AL} \).

Therefore, the maximum junction temperature resulting from the avalanche event is:

\[
T_{j(max)} = \Delta T_{j(max)} + T_j
\]  

(7)

where \( T_j \) refers to the junction temperature prior to turn off.
3.1.1 Single-shot UIS waveforms

Fig 2. Gate-source voltage, $V_{GS}$

Fig 3. Drain-source voltage, $V_{DS}$

Fig 4. Drain current, $I_D$

Fig 5. Peak drain-source avalanche power, $P_{DS(\text{AL})M}$

Fig 6. Transient junction temperature profile of MOSFET during an avalanche event

3.2 Single-shot avalanche ruggedness rating

The failure mechanism for a single-shot avalanche event in a power MOSFET is due to the junction temperature exceeding the maximum temperature rating. In such a case, catastrophic damage occurs to the MOSFET. If the transient temperature resulting from an avalanche event, as shown in Figure 6, rises beyond a recommended rated value, the device risks being degraded. The recommended rated value is derated from the maximum temperature for optimum reliability.

Blackburn (see Ref. 2) has discussed a general guideline in detail, on the appropriate method of quantifying the single-shot avalanche capability of a device. It takes the avalanche current and initial junction temperature into consideration. The maximum allowed avalanche current as a function of avalanche time defines the safe operation for a device single-shot UIS event. The maximum allowed avalanche current is set so that a safe maximum junction temperature, $T_{j(max)}$ of 175 °C, is never exceeded. Using Equation 7, Figure 7 is plotted.
Figure 7 shows the SOAR curves of a device single-shot avalanche capability. The 25 °C junction temperature curve shows the maximum allowable $I_{DS(AL)}$ for a given $t_{AL}$ at an initial $T_j$ of 25 °C. This maximum $I_{AL}$ results to a maximum allowable junction temperature $T_j(\text{max})$ of 175 °C, which means a $\Delta T_j(\text{max})$ of 150 °C.

The area under the SOAR curve is the Safe Operating ARea (SOAR). Similarly, the 150 °C junction temperature curve is the maximum operating limit for an initial $T_j$ of 150 °C. The maximum value of $I_{DS(AL)}$ induces a $\Delta T_j(\text{max})$ of 25 °C, resulting in a $T_j(\text{max})$ of 175 °C. Again the area under the curve is the SOAR.

The maximum junction temperature resulting in catastrophic device avalanche failure is approximately 380 °C, which is in excess of the rated $T_j(\text{max})$ of 175 °C. However, operating beyond the rated $T_j(\text{max})$ may induce long-term detrimental effects to the power MOSFET and is not recommended.

4. Understanding power MOSFET repetitive avalanche events

Repetitive avalanche refers to an operation involving repeated single-shot avalanche events, as discussed earlier. Until recently, most manufacturers have avoided the issues pertaining to the power MOSFET repetitive avalanche capability. It is primarily due to the complexity in such operations and the difficulties in identifying the underlying physical degradation process in the device.

Due to the traumatic nature of the avalanche event, a repetitive avalanche operation can be hazardous for a MOSFET. It is hazardous even when the individual avalanche events are below the single-shot UIS rating. This type of operation involves additional parameters such as frequency, duty cycle, and thermal resistances ($R_{th(j-a)}$ and $R_{th(j-mb)}$) of the system during the avalanche event. However, it is possible to derate the single-shot rating to define a repetitive avalanche SOAR.
4.1 Repetitive UIS operation

The repetitive UIS test circuit is shown in Figure 1. The gate is fed with a train of voltage pulses at a frequency (f) and for a duty cycle as shown in Figure 8. The resulting breakdown voltage (V_{BR}) and drain current (I_D) passing through the load are the same as for a single-shot UIS. However, the peak I_D is now denoted as repetitive drain-source avalanche current (I_{DS(AL)R}), as shown in Figure 9.

The repetitive drain-source avalanche power (P_{DS(AL)R}) resulting from the repetitive UIS operation is shown in Figure 10. For finding the value of P_{DS(AL)R}, it is necessary to first calculate E_{DS(AL)S} for a single avalanche event using Equation 3. This resultant value of E_{DS(AL)S} is substituted in the following expression, to calculate the value of P_{DS(AL)R}:

\[ P_{DS(AL)R} = E_{DS(AL)S} \times f \]  

(8)

4.1.1 Repetitive UIS waveforms

![Fig 8. Gate pulse, V_{GS}](image)

![Fig 9. Drain-source voltage, V_{DS} and repetitive drain-source avalanche current, I_{DS(AL)R}](image)

![Fig 10. Repetitive drain-source avalanche power, P_{DS(AL)R}](image)

![Fig 11. Transient junction temperature components of MOSFET during repetitive avalanche](image)

4.2 Temperature components

The temperature rise from the repetitive avalanche mode in the power MOSFET is shown in Figure 11.

The temperature (T_{j(init)}) comprises the mounting base temperature (T_{mb}) and the temperature rise resulting from any on-state temperature difference (\Delta T_{on}).

\[ T_{j(init)} = T_{mb} + \Delta T_{on} \]  

(9)

In addition, there is a steady-state average junction temperature variation (\Delta T_{j}) resulting from the average repetitive avalanche power loss.
where $R_{th(j-a)}$ is the thermal resistance from junction to ambient of the device in the application. The summation of Equation 9 and Equation 10 gives the average junction temperature, $T_{j(AV)}$ of a power MOSFET in repetitive UIS operation.

$$T_{j(AV)} = T_{j(init)} + \Delta T_j$$ (11)

### 5. Repetitive avalanche ruggedness rating

Following extensive investigation, it is clear that there is more than one failure or wear-out mechanism involved in repetitive avalanche. Temperature is **not** the only limiting factor to a repetitive avalanche operation. However, by limiting temperature and the repetitive drain-source avalanche current ($I_{DS(AL)R}$), an operating environment is defined such that the avalanche conditions do not activate device degradation. It allows the power MOSFET to operate under repetitive UIS conditions safely.

**Figure 12** shows the single-shot and repetitive avalanche SOAR curves of BUK764R0-55B, where ‘Rep. Ava’ represents the ‘repetitive avalanche SOAR curve’.

The two conditions which must be satisfied for safe operation of a power MOSFET under repetitive avalanche mode are:

1. $I_{DS(AL)R}$ should **not** exceed the repetitive avalanche SOAR curve
2. $T_{j(AV)}$ should **not** exceed 170 °C

### 6. Conclusion

Power MOSFETs can sustain single-shot and repetitive avalanche events. Simple design rules and SOAR regions are provided.
7. Examples

The following examples examine cases of avalanche operation acceptance:

7.1 Single-shot avalanche case

- Device: BUK764R0-55B; see Figure 12
- L = 2 mH
- $I_{DS(\text{AL})S} = 40 \text{ A}$
- $R_{\text{th(j-a)}} = 5 \text{ K/\Omega}$
- $V_{(BR)DSS} = 55 \text{ V}$
- $V_{DD} = 0 \text{ V}$

7.1.1 Calculation steps

1. Using the above information, $t_{AL}$ can be determined using Equation 2, which in this case is approximately 0.042 ms. Transferring the $I_{AL}$ and $t_{AL}$ conditions onto Figure 12, the operating point is under the boundary of the ‘Rep. Ava’ SOAR curve. It suggests that the operating condition is acceptable. Therefore, condition 1 is satisfied.

2. Calculate the non-repetitive drain-source avalanche energy ($E_{DS(\text{AL})S}$) using Equation 3 ($E_{DS(\text{AL})S} = 9 \text{ mJ}$).

7.2 Repetitive avalanche case

- Device: BUK764R0-55B; see Figure 12
- L = 0.5 mH
- $I_{DS(\text{AL})R} = 6 \text{ A}$
- $f = 3 \text{ kHz}$
- $R_{\text{th(j-a)}} = 5 \text{ K/\Omega}$
- $T_{o} = 100 \text{ °C}$
- $V_{(BR)DSS} = 55 \text{ V}$
- $V_{DD} = 0 \text{ V}$

7.2.1 Calculation steps

1. From the above information, $t_{AL}$ can be determined using Equation 2, which in this case is approximately 0.042 ms. Transferring the $I_{AL}$ and $t_{AL}$ conditions onto Figure 12, the operating point is under the boundary of the ‘Rep. Ava’ SOAR curve. It suggests that the operating condition is acceptable. Therefore, condition 1 is satisfied.

2. Calculate the non-repetitive drain-source avalanche energy ($E_{DS(\text{AL})S}$) using Equation 3 ($E_{DS(\text{AL})S} = 9 \text{ mJ}$).

3. Calculate the repetitive drain-source avalanche power ($P_{DS(\text{AL})R}$) using Equation 8 ($P_{DS(\text{AL})R} = 27 \text{ W}$).
4. Calculate the average $\Delta T_j$ rise from repetitive avalanche ($\Delta T_j$) using Equation 10 ($\Delta T_j = 135 \, ^\circ C$).

5. Determine the average junction maximum temperature in repetitive avalanche operation ($T_{j(AV)}$) using Equation 11 ($T_{j(AV)} = 235 \, ^\circ C$). Therefore, condition 2 is not satisfied.

Based on the above calculations, the operating conditions meet the first requirement but not the second requirement for safe repetitive avalanche operation. It is because the maximum $T_{j(AV)}$ exceeded 170 $^\circ C$.

To make the above operation viable, the design engineer has to satisfy the second condition by reducing $T_{j(AV)}$. It can be achieved by improving the heat sinking of the device. Reducing $R_{th(j-a)}$ from 5 K/W to 2.5 K/W gives a $T_{j(AV)}$ of 167.5 $^\circ C$, satisfying condition 2 for safe repetitive avalanche operation.

8. Appendix A

The following table describes the symbols used throughout this application note.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{BRDSS}$</td>
<td>drain-source breakdown voltage</td>
</tr>
<tr>
<td>$E_{DS(\text{AL})S}$</td>
<td>non-repetitive drain-source avalanche energy</td>
</tr>
<tr>
<td>$I_D$</td>
<td>drain current</td>
</tr>
<tr>
<td>$I_{DS(\text{AL})S}$</td>
<td>non-repetitive drain-source avalanche current</td>
</tr>
<tr>
<td>$I_{DS(\text{AL})R}$</td>
<td>repetitive drain-source avalanche current</td>
</tr>
<tr>
<td>$I_{AL}$</td>
<td>avalanche current</td>
</tr>
<tr>
<td>$L$</td>
<td>inductance</td>
</tr>
<tr>
<td>$P_{DS(\text{AL})M}$</td>
<td>peak drain-source avalanche power</td>
</tr>
<tr>
<td>$P_{DS(\text{AL})R}$</td>
<td>repetitive drain-source avalanche power</td>
</tr>
<tr>
<td>$R_{th(j-a)}$</td>
<td>thermal resistance from junction to ambient</td>
</tr>
<tr>
<td>$R_{th(j-mb)}$</td>
<td>thermal resistance from junction to mounting base</td>
</tr>
<tr>
<td>$T_{j(init)}$</td>
<td>initial junction temperature[1]</td>
</tr>
<tr>
<td>$\Delta T_{on}$</td>
<td>on-state temperature difference</td>
</tr>
<tr>
<td>$T_j$</td>
<td>junction temperature</td>
</tr>
<tr>
<td>$\Delta T_j$</td>
<td>junction temperature variation</td>
</tr>
<tr>
<td>$\Delta T_{j(max)}$</td>
<td>maximum junction temperature variation</td>
</tr>
<tr>
<td>$T_{j(max)}$</td>
<td>maximum junction temperature</td>
</tr>
<tr>
<td>$T_{j(AV)}$</td>
<td>average junction temperature[2]</td>
</tr>
<tr>
<td>$T_{mb}$</td>
<td>mounting base temperature</td>
</tr>
<tr>
<td>$I_{AL}$</td>
<td>avalanche time</td>
</tr>
<tr>
<td>$V_{BR}$</td>
<td>breakdown voltage</td>
</tr>
<tr>
<td>$V_{DS}$</td>
<td>drain-source voltage</td>
</tr>
<tr>
<td>$V_{GS}$</td>
<td>gate-source voltage</td>
</tr>
</tbody>
</table>
Table 1. Description of symbols …continued

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$Z_{in}$</td>
<td>transient thermal impedance</td>
</tr>
<tr>
<td>$Z_{th(t_{AT}/2)}$</td>
<td>transient thermal impedance${}^{[3]}$</td>
</tr>
<tr>
<td>$V_{DD}$</td>
<td>supply voltage</td>
</tr>
</tbody>
</table>

[1] Summation of $T_{mb}$ and $\Delta T_{on}$.

9. Abbreviations

Table 2. Abbreviations

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MOSFET</td>
<td>Metal-Oxide Semiconductor Field-Effect Transistor</td>
</tr>
<tr>
<td>SOAR</td>
<td>Safe Operating ARea</td>
</tr>
<tr>
<td>UIS</td>
<td>Unclamped Inductive Switching</td>
</tr>
</tbody>
</table>

10. References

11. Legal information

11.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

11.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Translations — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

11.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
12. Tables

Table 1. Description of symbols ......................................10  Table 2. Abbreviations ..............................................11

13. Figures

Fig 1. Unclamped inductive load test circuit for MOSFET ruggedness evaluation. .........................3
Fig 2. Gate-source voltage, $V_{GS}$ ....................................5
Fig 3. Drain-source voltage, $V_{DS}$ .................................5
Fig 4. Drain current, $I_{D}$ ..............................................5
Fig 5. Peak drain-source avalanche power, $P_{DS(AL)}$ ....5
Fig 6. Transient junction temperature profile of MOSFET during an avalanche event ...................5
Fig 7. Single-shot avalanche ruggedness Safe Operating Area (SOAR) curves of BUK764R0-55B limited to a $T_{j(max)}$ of 175 °C .................................6
Fig 8. Gate pulse, $V_{GS}$ ..............................................7
Fig 9. Drain-source voltage, $V_{DS}$ and repetitive drain-source avalanche current, $I_{DS(ALR)}$ ....7
Fig 10. Repetitive drain-source avalanche power, $P_{DS(ALR)}$ ..............................................7
Fig 11. Transient junction temperature components of MOSFET during repetitive avalanche .......7
Fig 12. Single-shot and repetitive avalanche SOAR curves of BUK764R0-55B limited to $T_{j(max)}$ of 175 °C and $T_{j(AV)}$ of 170 °C, respectively .................................8
14. Contents

1 Introduction ........................................ 3
2 Single-shot and repetitive avalanche definitions ................................. 3
3 Understanding power MOSFET single-shot avalanche events .................. 3
  3.1 Single-shot UIS operation .................................. 3
  3.2 Single-shot avalanche ruggedness rating ............................ 5
4 Understanding power MOSFET repetitive avalanche events ................. 6
  4.1 Repetitive UIS operation .................................. 7
  4.2 Temperature components ....................................... 7
5 Repetitive avalanche ruggedness rating ....................................... 8
6 Conclusion .................................................. 8
7 Examples .................................................... 9
  7.1 Single-shot avalanche case .................................... 9
  7.2 Repetitive avalanche case ..................................... 9
  7.2.1 Calculation steps ........................................... 9
8 Appendix A .................................................. 10
9 Abbreviations ................................................ 11
10 References .................................................. 11
11 Legal information ............................................ 12
  11.1 Definitions .................................................. 12
  11.2 Disclaimers ................................................ 12
  11.3 Trademarks ................................................ 12
12 Tables ....................................................... 13
13 Figures ....................................................... 13
14 Contents ..................................................... 14