

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# N-channel TrenchMOS<sup>TM</sup> transistor Logic level FET

**BSS123** 

# **FEATURES**

- 'Trench' technology
- Extremely fast switching
- Logic level compatible
- Subminiature surface mounting package

# **SYMBOL**



# **QUICK REFERENCE DATA**

$$V_{DSS} = 100 \text{ V}$$
 
$$I_D = 150 \text{ mA}$$
 
$$R_{DS(ON)} \le 6 \Omega \text{ (V}_{GS} = 10 \text{ V)}$$

# **GENERAL DESCRIPTION**

N-channel enhancement mode field-effect transistor in a plastic envelope using 'trench' technology.

# Applications:-

- Relay driver
- High-speed line driver
- Telephone ringer

The BSS123 is supplied in the SOT23 subminiature surface mounting package.

# **PINNING**

| PIN | DESCRIPTION |  |
|-----|-------------|--|
| 1   | gate        |  |
| 2   | source      |  |
| 3   | drain       |  |
|     |             |  |
|     |             |  |
|     |             |  |

# SOT23



# **LIMITING VALUES**

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL                            | PARAMETER                                    | CONDITIONS                                                         | MIN. | MAX.        | UNIT    |
|-----------------------------------|----------------------------------------------|--------------------------------------------------------------------|------|-------------|---------|
| $V_{DSS}$ $V_{DGR}$               | Drain-source voltage<br>Drain-gate voltage   | $T_j$ = 25 °C to 150°C<br>$T_j$ = 25 °C to 150°C; $R_{GS}$ = 20 kΩ | -    | 100<br>100  | V<br>V  |
| $I_{D}$                           | Gate-source voltage Continuous drain current | T <sub>a</sub> = 25 °C                                             | -    | ± 20<br>150 | V<br>mA |
| I <sub>DM</sub><br>P <sub>D</sub> | Pulsed drain current Total power dissipation | $T_a = 25 ^{\circ}C$<br>$T_a = 25 ^{\circ}C$                       | -    | 600<br>0.25 | mA<br>W |
| $T_j$ , $T_{stg}$                 | Operating junction and storage temperature   |                                                                    | - 55 | 150         | Ç       |

# THERMAL RESISTANCES

| SYMBOL PARAMETER    |                                        | CONDITIONS                   | TYP. | MAX. | UNIT |
|---------------------|----------------------------------------|------------------------------|------|------|------|
| R <sub>th j-a</sub> | Thermal resistance junction to ambient | surface mounted on FR4 board | 500  | -    | K/W  |

# N-channel TrenchMOS $^{\mathrm{TM}}$ transistor Logic level FET

BSS123

# **ELECTRICAL CHARACTERISTICS**

 $T_i$ = 25°C unless otherwise specified

| SYMBOL              | PARAMETER                        | CONDITIONS                                                                    | MIN. | TYP. | MAX. | UNIT |
|---------------------|----------------------------------|-------------------------------------------------------------------------------|------|------|------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage   | $V_{GS} = 0 \text{ V}; I_{D} = 10 \mu\text{A}$                                | 100  | 130  | -    | V    |
| $V_{GS(TO)}$        | Gate threshold voltage           | $V_{DS} = V_{GS}$ ; $I_D = 1 \text{ mA}$                                      | 1    | 2    | 2.8  | V    |
| R <sub>DS(ON)</sub> | Drain-source on-state resistance | $V_{GS} = 10 \text{ V}; I_{D} = 120 \text{ mA}$                               | 1    | 3.5  | 6    | Ω    |
| g <sub>fs</sub>     | Forward transconductance         | $V_{DS} = 25 \text{ V}; I_{D} = 120 \text{ mA}$                               | -    | 350  | -    | mS   |
| I <sub>DSS</sub>    | Zero gate voltage drain current  | $V_{DS} = 60 \text{ V}; V_{GS} = 0 \text{ V}$                                 | -    | 10   | 100  | nA   |
| I <sub>GSS</sub>    | Gate source leakage current      | $V_{GS} = \pm 20 \text{ V}; V_{DS} = 0 \text{ V}$                             | -    | 10   | 100  | nA   |
| t <sub>on</sub>     | Turn-on time                     | $V_{DD}$ = 50 V; $R_D$ = 250 Ω; $V_{GS}$ = 10 V; $R_G$ = 50 Ω; Resistive load | -    | 3    | 10   | ns   |
| $t_{off}$           | Turn-off time                    | ,                                                                             | -    | 12   | 20   | ns   |
| C <sub>iss</sub>    | Input capacitance                | $V_{GS} = 0 \text{ V}; V_{DS} = 25 \text{ V}; f = 1 \text{ MHz}$              | -    | 23   | 40   | рF   |
| Coss                | Output capacitance               |                                                                               | -    | 6    | 25   | pF   |
| $C_{rss}$           | Feedback capacitance             |                                                                               | -    | 4    | 10   | pF   |

# N-channel TrenchMOS<sup>TM</sup> transistor Logic level FET

**BSS123** 

# **MECHANICAL DATA**



# **Notes**

- 1. This product is supplied in anti-static packaging. The gate-source input must be protected against static discharge during transport or handling.

  2. Refer to SMD Footprint Design and Soldering Guidelines, Data Handbook SC18.

  3. Epoxy meets UL94 V0 at 1/8".

# N-channel TrenchMOS<sup>TM</sup> transistor Logic level FET

**BSS123** 

# **DEFINITIONS**

| Data sheet status                                                                                        |                                                                                 |  |  |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|
| Objective specification                                                                                  | This data sheet contains target or goal specifications for product development. |  |  |
| Preliminary specification This data sheet contains preliminary data; supplementary data may be published |                                                                                 |  |  |
| Product specification                                                                                    | This data sheet contains final product specifications.                          |  |  |
| 1 ''4'                                                                                                   |                                                                                 |  |  |

# Limiting values

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

# **Application information**

Where application information is given, it is advisory and does not form part of the specification.

# © Philips Electronics N.V. 2000

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

# LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.